blob: dfaff1a9165ceffa4b306c938f9e671ee19213e1 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +05302/* Copyright 2013 Freescale Semiconductor, Inc.
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +05303 */
4
5#include <common.h>
Simon Glass85d65312019-12-28 10:44:58 -07006#include <clock_legacy.h>
Simon Glassa73bda42015-11-08 23:47:45 -07007#include <console.h>
Simon Glass9d1f6192019-08-02 09:44:25 -06008#include <env_internal.h>
Simon Glass284f71b2019-12-28 10:44:45 -07009#include <init.h>
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053010#include <malloc.h>
11#include <ns16550.h>
12#include <nand.h>
13#include <i2c.h>
14#include <mmc.h>
15#include <fsl_esdhc.h>
16#include <spi_flash.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060017#include <asm/global_data.h>
Tang Yuantian760eafc2014-11-21 11:17:16 +080018#include "../common/sleep.h"
Simon Glassdd8e2242016-09-24 18:20:10 -060019#include "../common/spl.h"
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053020
21DECLARE_GLOBAL_DATA_PTR;
22
23phys_size_t get_effective_memsize(void)
24{
25 return CONFIG_SYS_L3_SIZE;
26}
27
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053028#define FSL_CORENET_CCSR_PORSR1_RCW_MASK 0xFF800000
29void board_init_f(ulong bootflag)
30{
31 u32 plat_ratio, sys_clk, uart_clk;
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +053032#if defined(CONFIG_SPL_NAND_BOOT) && defined(CONFIG_A008044_WORKAROUND)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053033 u32 porsr1, pinctl;
Prabhakar Kushwaha6467a7a2014-10-29 22:33:55 +053034 u32 svr = get_svr();
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053035#endif
36 ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
37
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +053038#if defined(CONFIG_SPL_NAND_BOOT) && defined(CONFIG_A008044_WORKAROUND)
Prabhakar Kushwaha6467a7a2014-10-29 22:33:55 +053039 if (IS_SVR_REV(svr, 1, 0)) {
40 /*
41 * There is T1040 SoC issue where NOR, FPGA are inaccessible
42 * during NAND boot because IFC signals > IFC_AD7 are not
43 * enabled. This workaround changes RCW source to make all
44 * signals enabled.
45 */
46 porsr1 = in_be32(&gur->porsr1);
47 pinctl = ((porsr1 & ~(FSL_CORENET_CCSR_PORSR1_RCW_MASK))
48 | 0x24800000);
49 out_be32((unsigned int *)(CONFIG_SYS_DCSRBAR + 0x20000),
50 pinctl);
51 }
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053052#endif
53
54 /* Memcpy existing GD at CONFIG_SPL_GD_ADDR */
55 memcpy((void *)CONFIG_SPL_GD_ADDR, (void *)gd, sizeof(gd_t));
56
57 /* Update GD pointer */
58 gd = (gd_t *)(CONFIG_SPL_GD_ADDR);
59
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080060#ifdef CONFIG_DEEP_SLEEP
61 /* disable the console if boot from deep sleep */
Tang Yuantian760eafc2014-11-21 11:17:16 +080062 if (is_warm_boot())
63 fsl_dp_disable_console();
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080064#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053065 /* compiler optimization barrier needed for GCC >= 3.4 */
66 __asm__ __volatile__("" : : : "memory");
67
68 console_init_f();
69
70 /* initialize selected port with appropriate baud rate */
Tom Rini8c70baa2021-12-14 13:36:40 -050071 sys_clk = get_board_sys_clk();
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053072 plat_ratio = (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
73 uart_clk = sys_clk * plat_ratio / 2;
74
Simon Glass2b923982020-12-22 19:30:19 -070075 ns16550_init((struct ns16550 *)CONFIG_SYS_NS16550_COM1,
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053076 uart_clk / 16 / CONFIG_BAUDRATE);
77
78 relocate_code(CONFIG_SPL_RELOC_STACK, (gd_t *)CONFIG_SPL_GD_ADDR, 0x0);
79}
80
81void board_init_r(gd_t *gd, ulong dest_addr)
82{
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +090083 struct bd_info *bd;
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053084
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +090085 bd = (struct bd_info *)(gd + sizeof(gd_t));
86 memset(bd, 0, sizeof(struct bd_info));
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053087 gd->bd = bd;
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053088
Simon Glass302445a2017-01-23 13:31:22 -070089 arch_cpu_init();
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053090 get_clocks();
91 mem_malloc_init(CONFIG_SPL_RELOC_MALLOC_ADDR,
92 CONFIG_SPL_RELOC_MALLOC_SIZE);
Sumit Garg2ff056b2016-05-25 12:41:48 -040093 gd->flags |= GD_FLG_FULL_MALLOC_INIT;
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053094
95#ifdef CONFIG_SPL_MMC_BOOT
96 mmc_initialize(bd);
97#endif
98
99 /* relocate environment function pointers etc. */
Tom Rini69e15bf2019-11-18 20:02:09 -0500100#if defined(CONFIG_ENV_IS_IN_NAND) || defined(CONFIG_ENV_IS_IN_MMC) || \
101 defined(CONFIG_ENV_IS_IN_SPI_FLASH)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530102#ifdef CONFIG_SPL_NAND_BOOT
103 nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
Tom Rini5cd7ece2019-11-18 20:02:10 -0500104 (uchar *)SPL_ENV_ADDR);
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530105#endif
106#ifdef CONFIG_SPL_MMC_BOOT
107 mmc_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
Tom Rini5cd7ece2019-11-18 20:02:10 -0500108 (uchar *)SPL_ENV_ADDR);
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530109#endif
110#ifdef CONFIG_SPL_SPI_BOOT
Simon Glassdd8e2242016-09-24 18:20:10 -0600111 fsl_spi_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
Tom Rini5cd7ece2019-11-18 20:02:10 -0500112 (uchar *)SPL_ENV_ADDR);
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530113#endif
Tom Rini5cd7ece2019-11-18 20:02:10 -0500114 gd->env_addr = (ulong)(SPL_ENV_ADDR);
Simon Glass4bc2ad22017-08-03 12:21:56 -0600115 gd->env_valid = ENV_VALID;
Tom Rini69e15bf2019-11-18 20:02:09 -0500116#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530117
118 i2c_init_all();
119
120 puts("\n\n");
121
Simon Glassd35f3382017-04-06 12:47:05 -0600122 dram_init();
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530123
124#ifdef CONFIG_SPL_MMC_BOOT
125 mmc_boot();
126#elif defined(CONFIG_SPL_SPI_BOOT)
Simon Glassdd8e2242016-09-24 18:20:10 -0600127 fsl_spi_boot();
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530128#elif defined(CONFIG_SPL_NAND_BOOT)
129 nand_boot();
130#endif
131}