wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 1 | /* |
| 2 | **===================================================================== |
| 3 | ** |
| 4 | ** Copyright (C) 2000, 2001, 2002, 2003 |
| 5 | ** The LEOX team <team@leox.org>, http://www.leox.org |
| 6 | ** |
| 7 | ** LEOX.org is about the development of free hardware and software resources |
| 8 | ** for system on chip. |
| 9 | ** |
| 10 | ** Description: U-Boot port on the LEOX's ELPT860 CPU board |
| 11 | ** ~~~~~~~~~~~ |
| 12 | ** |
| 13 | **===================================================================== |
| 14 | ** |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 15 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 16 | ** |
| 17 | **===================================================================== |
| 18 | */ |
| 19 | |
| 20 | /* |
| 21 | * board/config.h - configuration options, board specific |
| 22 | */ |
| 23 | |
| 24 | #ifndef __CONFIG_H |
| 25 | #define __CONFIG_H |
| 26 | |
| 27 | |
| 28 | /* |
| 29 | * High Level Configuration Options |
| 30 | * (easy to change) |
| 31 | */ |
| 32 | |
| 33 | #define CONFIG_MPC860 1 /* It's a MPC860, in fact a 860T CPU */ |
| 34 | #define CONFIG_MPC860T 1 |
| 35 | #define CONFIG_ELPT860 1 /* ...on a LEOX's ELPT860 CPU board */ |
| 36 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 37 | #define CONFIG_SYS_TEXT_BASE 0x02000000 |
| 38 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 39 | #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 40 | #undef CONFIG_8xx_CONS_SMC2 |
| 41 | #undef CONFIG_8xx_CONS_NONE |
| 42 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 43 | #define CONFIG_CLOCKS_IN_MHZ 1 /* Clock passed to Linux (<2.4.5) in MHz */ |
| 44 | #define CONFIG_8xx_GCLK_FREQ 50000000 /* MPC860T runs at 50MHz */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 45 | |
| 46 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 47 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 48 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */ |
Peter Tyser | d3d9a50 | 2009-09-16 22:03:08 -0500 | [diff] [blame] | 49 | #define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 50 | |
| 51 | /* BOOT arguments */ |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 52 | #define CONFIG_PREBOOT \ |
| 53 | "echo;" \ |
| 54 | "echo Type \"run nfsboot\" to mount root filesystem over NFS;" \ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 55 | "echo" |
| 56 | |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 57 | #undef CONFIG_BOOTARGS |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 58 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 59 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 60 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 61 | "rootargs=setenv rootpath /tftp/${ipaddr}\0" \ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 62 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
Wolfgang Denk | 86eb3b7 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 63 | "nfsroot=${serverip}:${rootpath}\0" \ |
| 64 | "addip=setenv bootargs ${bootargs} " \ |
| 65 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ |
| 66 | ":${hostname}:eth0:off panic=1\0" \ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 67 | "ramboot=tftp 400000 /home/paugaml/pMulti;" \ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 68 | "run ramargs;bootm\0" \ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 69 | "nfsboot=tftp 400000 /home/paugaml/uImage;" \ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 70 | "run rootargs;run nfsargs;run addip;bootm\0" \ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 71 | "" |
| 72 | #define CONFIG_BOOTCOMMAND "run ramboot" |
| 73 | |
Jon Loeliger | 1cb2cb6 | 2007-07-09 21:16:53 -0500 | [diff] [blame] | 74 | /* |
| 75 | * BOOTP options |
| 76 | */ |
| 77 | #define CONFIG_BOOTP_SUBNETMASK |
| 78 | #define CONFIG_BOOTP_GATEWAY |
| 79 | #define CONFIG_BOOTP_HOSTNAME |
| 80 | #define CONFIG_BOOTP_BOOTPATH |
| 81 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 82 | |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 83 | |
| 84 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 85 | #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */ |
| 86 | #undef CONFIG_RTC_MPC8xx /* internal RTC MPC8xx unused */ |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 87 | #define CONFIG_RTC_DS164x 1 /* RTC is a Dallas DS1646 */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 88 | |
| 89 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 90 | #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 91 | |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 92 | |
Jon Loeliger | dbb2b54 | 2007-07-07 20:56:05 -0500 | [diff] [blame] | 93 | /* |
| 94 | * Command line configuration. |
| 95 | */ |
| 96 | #include <config_cmd_default.h> |
| 97 | |
| 98 | #define CONFIG_CMD_ASKENV |
| 99 | #define CONFIG_CMD_DATE |
| 100 | |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 101 | |
| 102 | /* |
| 103 | * Miscellaneous configurable options |
| 104 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 105 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 106 | #define CONFIG_SYS_PROMPT "LEOX_elpt860: " /* Monitor Command Prompt */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 107 | |
Jon Loeliger | dbb2b54 | 2007-07-07 20:56:05 -0500 | [diff] [blame] | 108 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 109 | # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 110 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 111 | # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 112 | #endif |
| 113 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 114 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 115 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 116 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 117 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 118 | #define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */ |
| 119 | #define CONFIG_SYS_MEMTEST_END 0x00C00000 /* 4 ... 12 MB in DRAM */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 120 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 121 | #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 122 | |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 123 | /* |
| 124 | * Environment Variables and Storages |
| 125 | */ |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 126 | #define CONFIG_ENV_OVERWRITE 1 /* Allow Overwrite of serial# & ethaddr */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 127 | |
Jean-Christophe PLAGNIOL-VILLARD | fdb79c3 | 2008-09-10 22:47:59 +0200 | [diff] [blame] | 128 | #undef CONFIG_ENV_IS_IN_NVRAM /* Environment is in NVRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | e46af64 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 129 | #undef CONFIG_ENV_IS_IN_EEPROM /* Environment is in I2C EEPROM */ |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 130 | #define CONFIG_ENV_IS_IN_FLASH 1 /* Environment is in FLASH */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 131 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 132 | #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600 bps */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 133 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 134 | #define CONFIG_ETHADDR 00:01:77:00:60:40 |
| 135 | #define CONFIG_IPADDR 192.168.0.30 |
| 136 | #define CONFIG_NETMASK 255.255.255.0 |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 137 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 138 | #define CONFIG_SERVERIP 192.168.0.1 |
| 139 | #define CONFIG_GATEWAYIP 192.168.0.1 |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 140 | |
| 141 | /* |
| 142 | * Low Level Configuration Settings |
| 143 | * (address mappings, register initial values, etc.) |
| 144 | * You should know what you are doing if you make changes here. |
| 145 | */ |
| 146 | |
| 147 | /*----------------------------------------------------------------------- |
| 148 | * Internal Memory Mapped Register |
| 149 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 150 | #define CONFIG_SYS_IMMR 0xFF000000 |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 151 | |
| 152 | /*----------------------------------------------------------------------- |
| 153 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 154 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 155 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 156 | #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */ |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 157 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 158 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 159 | |
| 160 | /*----------------------------------------------------------------------- |
| 161 | * Start addresses for the final memory configuration |
| 162 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 163 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 164 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 165 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 166 | #define CONFIG_SYS_FLASH_BASE 0x02000000 |
| 167 | #define CONFIG_SYS_NVRAM_BASE 0x03000000 |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 168 | |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 169 | #if defined(CONFIG_ENV_IS_IN_FLASH) |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 170 | # if defined(DEBUG) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 171 | # define CONFIG_SYS_MONITOR_LEN (320 << 10) /* Reserve 320 kB for Monitor */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 172 | # else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 173 | # define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 174 | # endif |
| 175 | #else |
| 176 | # if defined(DEBUG) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 177 | # define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 178 | # else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 179 | # define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 180 | # endif |
| 181 | #endif |
| 182 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 183 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE |
| 184 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 185 | |
| 186 | /* |
| 187 | * For booting Linux, the board info and command line data |
| 188 | * have to be in the first 8 MB of memory, since this is |
| 189 | * the maximum mapped by the Linux kernel during initialization. |
| 190 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 191 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 192 | |
| 193 | /*----------------------------------------------------------------------- |
| 194 | * FLASH organization |
| 195 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 196 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 197 | #define CONFIG_SYS_MAX_FLASH_SECT 8 /* max number of sectors on one chip */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 198 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 199 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 200 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 201 | |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 202 | #if defined(CONFIG_ENV_IS_IN_FLASH) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 203 | # define CONFIG_ENV_OFFSET 0x10000 /* Offset of Environment Sector */ |
| 204 | # define CONFIG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 205 | #endif |
| 206 | |
| 207 | /*----------------------------------------------------------------------- |
| 208 | * NVRAM organization |
| 209 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 210 | #define CONFIG_SYS_NVRAM_BASE_ADDR CONFIG_SYS_NVRAM_BASE /* Base address of NVRAM area */ |
| 211 | #define CONFIG_SYS_NVRAM_SIZE ((128*1024)-8) /* clock regs resident in the */ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 212 | /* 8 top NVRAM locations */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 213 | |
Jean-Christophe PLAGNIOL-VILLARD | fdb79c3 | 2008-09-10 22:47:59 +0200 | [diff] [blame] | 214 | #if defined(CONFIG_ENV_IS_IN_NVRAM) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 215 | # define CONFIG_ENV_ADDR CONFIG_SYS_NVRAM_BASE /* Base address of NVRAM area */ |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 216 | # define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 217 | #endif |
| 218 | |
| 219 | /*----------------------------------------------------------------------- |
| 220 | * Cache Configuration |
| 221 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 222 | #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 223 | |
Jon Loeliger | dbb2b54 | 2007-07-07 20:56:05 -0500 | [diff] [blame] | 224 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 225 | # define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 226 | #endif |
| 227 | |
| 228 | /*----------------------------------------------------------------------- |
| 229 | * SYPCR - System Protection Control 11-9 |
| 230 | * SYPCR can only be written once after reset! |
| 231 | *----------------------------------------------------------------------- |
| 232 | * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze |
| 233 | */ |
| 234 | #if defined(CONFIG_WATCHDOG) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 235 | # define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 236 | SYPCR_SWE | SYPCR_SWRI | SYPCR_SWP) |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 237 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 238 | # define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 239 | SYPCR_SWP) |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 240 | #endif |
| 241 | |
| 242 | /*----------------------------------------------------------------------- |
| 243 | * SUMCR - SIU Module Configuration 11-6 |
| 244 | *----------------------------------------------------------------------- |
| 245 | * PCMCIA config., multi-function pin tri-state |
| 246 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 247 | #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11) |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 248 | |
| 249 | /*----------------------------------------------------------------------- |
| 250 | * TBSCR - Time Base Status and Control 11-26 |
| 251 | *----------------------------------------------------------------------- |
| 252 | * Clear Reference Interrupt Status, Timebase freezing enabled |
| 253 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 254 | #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF) |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 255 | |
| 256 | /*----------------------------------------------------------------------- |
| 257 | * RTCSC - Real-Time Clock Status and Control Register 11-27 |
| 258 | *----------------------------------------------------------------------- |
| 259 | * Once-per-Second Interrupt, Alarm Interrupt, RTC freezing enabled, RTC |
| 260 | * enabled |
| 261 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 262 | #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 263 | |
| 264 | /*----------------------------------------------------------------------- |
| 265 | * PISCR - Periodic Interrupt Status and Control 11-31 |
| 266 | *----------------------------------------------------------------------- |
| 267 | * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled |
| 268 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 269 | #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF) |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 270 | |
| 271 | /*----------------------------------------------------------------------- |
| 272 | * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30 |
| 273 | *----------------------------------------------------------------------- |
| 274 | * Reset PLL lock status sticky bit, timer expired status bit and timer |
| 275 | * interrupt status bit - leave PLL multiplication factor unchanged ! |
| 276 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 277 | #define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST) |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 278 | |
| 279 | /*----------------------------------------------------------------------- |
| 280 | * SCCR - System Clock and reset Control Register 15-27 |
| 281 | *----------------------------------------------------------------------- |
| 282 | * Set clock output, timebase and RTC source and divider, |
| 283 | * power management and some other internal clocks |
| 284 | */ |
| 285 | #define SCCR_MASK SCCR_EBDF11 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 286 | #define CONFIG_SYS_SCCR (SCCR_TBS | \ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 287 | SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \ |
| 288 | SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \ |
| 289 | SCCR_DFALCD00) |
| 290 | |
| 291 | /*----------------------------------------------------------------------- |
| 292 | * Chip Selects + SDRAM timings + Memory Periodic Timer Prescaler |
| 293 | *----------------------------------------------------------------------- |
| 294 | * |
| 295 | */ |
| 296 | #ifdef DEBUG |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 297 | # define CONFIG_SYS_DER 0xFFE7400F /* Debug Enable Register */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 298 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 299 | # define CONFIG_SYS_DER 0 |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 300 | #endif |
| 301 | |
| 302 | /* |
| 303 | * Init Memory Controller: |
| 304 | * ~~~~~~~~~~~~~~~~~~~~~~ |
| 305 | * |
| 306 | * BR0 and OR0 (FLASH) |
| 307 | */ |
| 308 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 309 | #define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 310 | |
| 311 | /* used to re-map FLASH both when starting from SRAM or FLASH: |
| 312 | * restrict access enough to keep SRAM working (if any) |
| 313 | * but not too much to meddle with FLASH accesses |
| 314 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 315 | #define CONFIG_SYS_PRELIM_OR_AM 0xFF000000 /* 16 MB between each CSx */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 316 | |
| 317 | /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 0, SCY = 8, EHTR = 0 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 318 | #define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV2 | OR_BI | OR_SCY_8_CLK) |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 319 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 320 | #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) |
| 321 | #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V ) |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 322 | |
| 323 | /* |
| 324 | * BR1 and OR1 (SDRAM) |
| 325 | * |
| 326 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 327 | #define SDRAM_BASE1_PRELIM CONFIG_SYS_SDRAM_BASE /* SDRAM bank #0 */ |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 328 | #define SDRAM_MAX_SIZE 0x02000000 /* 32 MB MAX for CS1 */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 329 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 330 | /* SDRAM timing: */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 331 | #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000000 |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 332 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 333 | #define CONFIG_SYS_OR1_PRELIM ((2 * CONFIG_SYS_PRELIM_OR_AM) | CONFIG_SYS_OR_TIMING_SDRAM ) |
| 334 | #define CONFIG_SYS_BR1_PRELIM ((SDRAM_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V ) |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 335 | |
| 336 | /* |
| 337 | * BR2 and OR2 (NVRAM) |
| 338 | * |
| 339 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 340 | #define NVRAM_BASE1_PRELIM CONFIG_SYS_NVRAM_BASE /* NVRAM bank #0 */ |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 341 | #define NVRAM_MAX_SIZE 0x00020000 /* 128 KB MAX for CS2 */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 342 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 343 | #define CONFIG_SYS_OR2_PRELIM 0xFFF80160 |
| 344 | #define CONFIG_SYS_BR2_PRELIM ((NVRAM_BASE1_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V ) |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 345 | |
| 346 | /* |
| 347 | * Memory Periodic Timer Prescaler |
| 348 | */ |
| 349 | |
| 350 | /* periodic timer for refresh */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 351 | #define CONFIG_SYS_MAMR_PTA 97 /* start with divider for 100 MHz */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 352 | |
| 353 | /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 354 | #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */ |
| 355 | #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 356 | |
wdenk | da55c6e | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 357 | /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 358 | #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */ |
| 359 | #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 360 | |
| 361 | /* |
| 362 | * MAMR settings for SDRAM |
| 363 | */ |
| 364 | |
| 365 | /* 8 column SDRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 366 | #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 367 | MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \ |
| 368 | MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X) |
| 369 | /* 9 column SDRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 370 | #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 371 | MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \ |
| 372 | MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X) |
| 373 | |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 374 | #endif /* __CONFIG_H */ |