blob: 67441d4ea7aa3cafe268b93c540366bb10e2f8a2 [file] [log] [blame]
wdenk9c53f402003-10-15 23:53:47 +00001/*
wdenka445ddf2004-06-09 00:34:46 +00002 * Freescale Three Speed Ethernet Controller driver
wdenk9c53f402003-10-15 23:53:47 +00003 *
4 * This software may be used and distributed according to the
5 * terms of the GNU Public License, Version 2, incorporated
6 * herein by reference.
7 *
Sandeep Gopalpetb5541ef2009-10-31 00:35:04 +05308 * Copyright 2004-2009 Freescale Semiconductor, Inc.
wdenk9c53f402003-10-15 23:53:47 +00009 * (C) Copyright 2003, Motorola, Inc.
wdenk9c53f402003-10-15 23:53:47 +000010 * author Andy Fleming
11 *
12 */
13
14#include <config.h>
wdenk9c53f402003-10-15 23:53:47 +000015#include <common.h>
16#include <malloc.h>
17#include <net.h>
18#include <command.h>
Andy Flemingc067fc12008-08-31 16:33:25 -050019#include <tsec.h>
Kim Phillipsae4dd972009-08-24 14:32:26 -050020#include <asm/errno.h>
wdenk9c53f402003-10-15 23:53:47 +000021
Marian Balakowiczaab8c492005-10-28 22:30:33 +020022#include "miiphy.h"
wdenk9c53f402003-10-15 23:53:47 +000023
Wolfgang Denk6405a152006-03-31 18:32:53 +020024DECLARE_GLOBAL_DATA_PTR;
25
Marian Balakowiczaab8c492005-10-28 22:30:33 +020026#define TX_BUF_CNT 2
wdenk9c53f402003-10-15 23:53:47 +000027
Jon Loeligerb7ced082006-10-10 17:03:43 -050028static uint rxIdx; /* index of the current RX buffer */
29static uint txIdx; /* index of the current TX buffer */
wdenk9c53f402003-10-15 23:53:47 +000030
31typedef volatile struct rtxbd {
32 txbd8_t txbd[TX_BUF_CNT];
33 rxbd8_t rxbd[PKTBUFSRX];
Jon Loeligerb7ced082006-10-10 17:03:43 -050034} RTXBD;
wdenk9c53f402003-10-15 23:53:47 +000035
Andy Flemingfecff2b2008-08-31 16:33:26 -050036#define MAXCONTROLLERS (8)
wdenka445ddf2004-06-09 00:34:46 +000037
wdenka445ddf2004-06-09 00:34:46 +000038static struct tsec_private *privlist[MAXCONTROLLERS];
Andy Flemingfecff2b2008-08-31 16:33:26 -050039static int num_tsecs = 0;
wdenka445ddf2004-06-09 00:34:46 +000040
wdenk9c53f402003-10-15 23:53:47 +000041#ifdef __GNUC__
42static RTXBD rtx __attribute__ ((aligned(8)));
43#else
44#error "rtx must be 64-bit aligned"
45#endif
46
Jon Loeligerb7ced082006-10-10 17:03:43 -050047static int tsec_send(struct eth_device *dev,
48 volatile void *packet, int length);
49static int tsec_recv(struct eth_device *dev);
50static int tsec_init(struct eth_device *dev, bd_t * bd);
51static void tsec_halt(struct eth_device *dev);
52static void init_registers(volatile tsec_t * regs);
wdenka445ddf2004-06-09 00:34:46 +000053static void startup_tsec(struct eth_device *dev);
54static int init_phy(struct eth_device *dev);
55void write_phy_reg(struct tsec_private *priv, uint regnum, uint value);
56uint read_phy_reg(struct tsec_private *priv, uint regnum);
Jon Loeligerb7ced082006-10-10 17:03:43 -050057struct phy_info *get_phy_info(struct eth_device *dev);
wdenka445ddf2004-06-09 00:34:46 +000058void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd);
59static void adjust_link(struct eth_device *dev);
Wolfgang Denk92254112007-11-18 16:36:27 +010060#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
61 && !defined(BITBANGMII)
Marian Balakowiczaab8c492005-10-28 22:30:33 +020062static int tsec_miiphy_write(char *devname, unsigned char addr,
Jon Loeligerb7ced082006-10-10 17:03:43 -050063 unsigned char reg, unsigned short value);
Marian Balakowiczaab8c492005-10-28 22:30:33 +020064static int tsec_miiphy_read(char *devname, unsigned char addr,
Jon Loeligerb7ced082006-10-10 17:03:43 -050065 unsigned char reg, unsigned short *value);
Wolfgang Denk92254112007-11-18 16:36:27 +010066#endif
David Updegraff7280da72007-06-11 10:41:07 -050067#ifdef CONFIG_MCAST_TFTP
68static int tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set);
69#endif
wdenk78924a72004-04-18 21:45:42 +000070
Andy Flemingfecff2b2008-08-31 16:33:26 -050071/* Default initializations for TSEC controllers. */
72
73static struct tsec_info_struct tsec_info[] = {
74#ifdef CONFIG_TSEC1
75 STD_TSEC_INFO(1), /* TSEC1 */
76#endif
77#ifdef CONFIG_TSEC2
78 STD_TSEC_INFO(2), /* TSEC2 */
79#endif
80#ifdef CONFIG_MPC85XX_FEC
81 {
82 .regs = (tsec_t *)(TSEC_BASE_ADDR + 0x2000),
Sandeep Gopalpetb5541ef2009-10-31 00:35:04 +053083 .miiregs = (tsec_mdio_t *)(MDIO_BASE_ADDR),
Andy Flemingfecff2b2008-08-31 16:33:26 -050084 .devname = CONFIG_MPC85XX_FEC_NAME,
85 .phyaddr = FEC_PHY_ADDR,
86 .flags = FEC_FLAGS
87 }, /* FEC */
88#endif
89#ifdef CONFIG_TSEC3
90 STD_TSEC_INFO(3), /* TSEC3 */
91#endif
92#ifdef CONFIG_TSEC4
93 STD_TSEC_INFO(4), /* TSEC4 */
94#endif
95};
96
97int tsec_eth_init(bd_t *bis, struct tsec_info_struct *tsecs, int num)
98{
99 int i;
100
101 for (i = 0; i < num; i++)
102 tsec_initialize(bis, &tsecs[i]);
103
104 return 0;
105}
106
107int tsec_standard_init(bd_t *bis)
108{
109 return tsec_eth_init(bis, tsec_info, ARRAY_SIZE(tsec_info));
110}
111
wdenka445ddf2004-06-09 00:34:46 +0000112/* Initialize device structure. Returns success if PHY
113 * initialization succeeded (i.e. if it recognizes the PHY)
114 */
Andy Flemingfecff2b2008-08-31 16:33:26 -0500115int tsec_initialize(bd_t * bis, struct tsec_info_struct *tsec_info)
wdenk9c53f402003-10-15 23:53:47 +0000116{
Jon Loeligerb7ced082006-10-10 17:03:43 -0500117 struct eth_device *dev;
wdenk9c53f402003-10-15 23:53:47 +0000118 int i;
wdenka445ddf2004-06-09 00:34:46 +0000119 struct tsec_private *priv;
wdenk9c53f402003-10-15 23:53:47 +0000120
Jon Loeligerb7ced082006-10-10 17:03:43 -0500121 dev = (struct eth_device *)malloc(sizeof *dev);
wdenk9c53f402003-10-15 23:53:47 +0000122
Jon Loeligerb7ced082006-10-10 17:03:43 -0500123 if (NULL == dev)
wdenk9c53f402003-10-15 23:53:47 +0000124 return 0;
125
126 memset(dev, 0, sizeof *dev);
127
Jon Loeligerb7ced082006-10-10 17:03:43 -0500128 priv = (struct tsec_private *)malloc(sizeof(*priv));
wdenka445ddf2004-06-09 00:34:46 +0000129
Jon Loeligerb7ced082006-10-10 17:03:43 -0500130 if (NULL == priv)
wdenka445ddf2004-06-09 00:34:46 +0000131 return 0;
132
Andy Flemingfecff2b2008-08-31 16:33:26 -0500133 privlist[num_tsecs++] = priv;
134 priv->regs = tsec_info->regs;
135 priv->phyregs = tsec_info->miiregs;
Sandeep Gopalpetb5541ef2009-10-31 00:35:04 +0530136 priv->phyregs_sgmii = tsec_info->miiregs_sgmii;
wdenka445ddf2004-06-09 00:34:46 +0000137
Andy Flemingfecff2b2008-08-31 16:33:26 -0500138 priv->phyaddr = tsec_info->phyaddr;
139 priv->flags = tsec_info->flags;
wdenka445ddf2004-06-09 00:34:46 +0000140
Andy Flemingfecff2b2008-08-31 16:33:26 -0500141 sprintf(dev->name, tsec_info->devname);
wdenk9c53f402003-10-15 23:53:47 +0000142 dev->iobase = 0;
Jon Loeligerb7ced082006-10-10 17:03:43 -0500143 dev->priv = priv;
144 dev->init = tsec_init;
145 dev->halt = tsec_halt;
146 dev->send = tsec_send;
147 dev->recv = tsec_recv;
David Updegraff7280da72007-06-11 10:41:07 -0500148#ifdef CONFIG_MCAST_TFTP
149 dev->mcast = tsec_mcast_addr;
150#endif
wdenk9c53f402003-10-15 23:53:47 +0000151
152 /* Tell u-boot to get the addr from the env */
Jon Loeligerb7ced082006-10-10 17:03:43 -0500153 for (i = 0; i < 6; i++)
wdenk9c53f402003-10-15 23:53:47 +0000154 dev->enetaddr[i] = 0;
155
156 eth_register(dev);
157
wdenka445ddf2004-06-09 00:34:46 +0000158 /* Reset the MAC */
159 priv->regs->maccfg1 |= MACCFG1_SOFT_RESET;
Andy Fleming2d1db142009-02-03 18:26:41 -0600160 udelay(2); /* Soft Reset must be asserted for 3 TX clocks */
wdenka445ddf2004-06-09 00:34:46 +0000161 priv->regs->maccfg1 &= ~(MACCFG1_SOFT_RESET);
wdenk78924a72004-04-18 21:45:42 +0000162
Jon Loeliger82ecaad2007-07-09 17:39:42 -0500163#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200164 && !defined(BITBANGMII)
165 miiphy_register(dev->name, tsec_miiphy_read, tsec_miiphy_write);
166#endif
167
wdenka445ddf2004-06-09 00:34:46 +0000168 /* Try to initialize PHY here, and return */
169 return init_phy(dev);
wdenk9c53f402003-10-15 23:53:47 +0000170}
171
wdenk9c53f402003-10-15 23:53:47 +0000172/* Initializes data structures and registers for the controller,
wdenkbfad55d2005-03-14 23:56:42 +0000173 * and brings the interface up. Returns the link status, meaning
wdenka445ddf2004-06-09 00:34:46 +0000174 * that it returns success if the link is up, failure otherwise.
Jon Loeligerb7ced082006-10-10 17:03:43 -0500175 * This allows u-boot to find the first active controller.
176 */
177int tsec_init(struct eth_device *dev, bd_t * bd)
wdenk9c53f402003-10-15 23:53:47 +0000178{
wdenk9c53f402003-10-15 23:53:47 +0000179 uint tempval;
180 char tmpbuf[MAC_ADDR_LEN];
181 int i;
wdenka445ddf2004-06-09 00:34:46 +0000182 struct tsec_private *priv = (struct tsec_private *)dev->priv;
183 volatile tsec_t *regs = priv->regs;
wdenk9c53f402003-10-15 23:53:47 +0000184
185 /* Make sure the controller is stopped */
186 tsec_halt(dev);
187
wdenka445ddf2004-06-09 00:34:46 +0000188 /* Init MACCFG2. Defaults to GMII */
wdenk9c53f402003-10-15 23:53:47 +0000189 regs->maccfg2 = MACCFG2_INIT_SETTINGS;
190
191 /* Init ECNTRL */
192 regs->ecntrl = ECNTRL_INIT_SETTINGS;
193
194 /* Copy the station address into the address registers.
195 * Backwards, because little endian MACS are dumb */
Jon Loeligerb7ced082006-10-10 17:03:43 -0500196 for (i = 0; i < MAC_ADDR_LEN; i++) {
wdenka445ddf2004-06-09 00:34:46 +0000197 tmpbuf[MAC_ADDR_LEN - 1 - i] = dev->enetaddr[i];
wdenk9c53f402003-10-15 23:53:47 +0000198 }
Kim Phillips4f8b6332009-07-17 12:17:00 -0500199 tempval = (tmpbuf[0] << 24) | (tmpbuf[1] << 16) | (tmpbuf[2] << 8) |
200 tmpbuf[3];
201
202 regs->macstnaddr1 = tempval;
wdenk9c53f402003-10-15 23:53:47 +0000203
Jon Loeligerb7ced082006-10-10 17:03:43 -0500204 tempval = *((uint *) (tmpbuf + 4));
wdenk9c53f402003-10-15 23:53:47 +0000205
Wolfgang Denk7fb52662005-10-13 16:45:02 +0200206 regs->macstnaddr2 = tempval;
wdenk9c53f402003-10-15 23:53:47 +0000207
wdenk9c53f402003-10-15 23:53:47 +0000208 /* reset the indices to zero */
209 rxIdx = 0;
210 txIdx = 0;
211
212 /* Clear out (for the most part) the other registers */
213 init_registers(regs);
214
215 /* Ready the device for tx/rx */
wdenka445ddf2004-06-09 00:34:46 +0000216 startup_tsec(dev);
wdenk9c53f402003-10-15 23:53:47 +0000217
wdenka445ddf2004-06-09 00:34:46 +0000218 /* If there's no link, fail */
Ben Warrende9fcb52008-01-09 18:15:53 -0500219 return (priv->link ? 0 : -1);
wdenka445ddf2004-06-09 00:34:46 +0000220}
wdenk9c53f402003-10-15 23:53:47 +0000221
Andy Flemingac65e072008-08-31 16:33:27 -0500222/* Writes the given phy's reg with value, using the specified MDIO regs */
Sandeep Gopalpetb5541ef2009-10-31 00:35:04 +0530223static void tsec_local_mdio_write(volatile tsec_mdio_t *phyregs, uint addr,
Andy Flemingac65e072008-08-31 16:33:27 -0500224 uint reg, uint value)
wdenka445ddf2004-06-09 00:34:46 +0000225{
Jon Loeligerb7ced082006-10-10 17:03:43 -0500226 int timeout = 1000000;
wdenka445ddf2004-06-09 00:34:46 +0000227
Andy Flemingac65e072008-08-31 16:33:27 -0500228 phyregs->miimadd = (addr << 8) | reg;
229 phyregs->miimcon = value;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500230 asm("sync");
wdenka445ddf2004-06-09 00:34:46 +0000231
Jon Loeligerb7ced082006-10-10 17:03:43 -0500232 timeout = 1000000;
Andy Flemingac65e072008-08-31 16:33:27 -0500233 while ((phyregs->miimind & MIIMIND_BUSY) && timeout--) ;
wdenk9c53f402003-10-15 23:53:47 +0000234}
235
Andy Flemingac65e072008-08-31 16:33:27 -0500236
237/* Provide the default behavior of writing the PHY of this ethernet device */
238#define write_phy_reg(priv, regnum, value) tsec_local_mdio_write(priv->phyregs,priv->phyaddr,regnum,value)
michael.firth@bt.com08384842008-01-16 11:40:51 +0000239
wdenka445ddf2004-06-09 00:34:46 +0000240/* Reads register regnum on the device's PHY through the
Andy Flemingac65e072008-08-31 16:33:27 -0500241 * specified registers. It lowers and raises the read
wdenka445ddf2004-06-09 00:34:46 +0000242 * command, and waits for the data to become valid (miimind
243 * notvalid bit cleared), and the bus to cease activity (miimind
244 * busy bit cleared), and then returns the value
245 */
Sandeep Gopalpetb5541ef2009-10-31 00:35:04 +0530246uint tsec_local_mdio_read(volatile tsec_mdio_t *phyregs, uint phyid, uint regnum)
wdenk9c53f402003-10-15 23:53:47 +0000247{
248 uint value;
249
wdenka445ddf2004-06-09 00:34:46 +0000250 /* Put the address of the phy, and the register
251 * number into MIIMADD */
Andy Flemingac65e072008-08-31 16:33:27 -0500252 phyregs->miimadd = (phyid << 8) | regnum;
wdenk9c53f402003-10-15 23:53:47 +0000253
254 /* Clear the command register, and wait */
Andy Flemingac65e072008-08-31 16:33:27 -0500255 phyregs->miimcom = 0;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500256 asm("sync");
wdenk9c53f402003-10-15 23:53:47 +0000257
258 /* Initiate a read command, and wait */
Andy Flemingac65e072008-08-31 16:33:27 -0500259 phyregs->miimcom = MIIM_READ_COMMAND;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500260 asm("sync");
wdenk9c53f402003-10-15 23:53:47 +0000261
262 /* Wait for the the indication that the read is done */
Andy Flemingac65e072008-08-31 16:33:27 -0500263 while ((phyregs->miimind & (MIIMIND_NOTVALID | MIIMIND_BUSY))) ;
wdenk9c53f402003-10-15 23:53:47 +0000264
265 /* Grab the value read from the PHY */
Andy Flemingac65e072008-08-31 16:33:27 -0500266 value = phyregs->miimstat;
wdenk9c53f402003-10-15 23:53:47 +0000267
268 return value;
269}
270
michael.firth@bt.com08384842008-01-16 11:40:51 +0000271/* #define to provide old read_phy_reg functionality without duplicating code */
Andy Flemingac65e072008-08-31 16:33:27 -0500272#define read_phy_reg(priv,regnum) tsec_local_mdio_read(priv->phyregs,priv->phyaddr,regnum)
273
274#define TBIANA_SETTINGS ( \
275 TBIANA_ASYMMETRIC_PAUSE \
276 | TBIANA_SYMMETRIC_PAUSE \
277 | TBIANA_FULL_DUPLEX \
278 )
279
Peter Tyser583c1f42009-11-03 17:52:07 -0600280/* Force the TBI PHY into 1000Mbps full duplex when in SGMII mode */
Andy Flemingac65e072008-08-31 16:33:27 -0500281#define TBICR_SETTINGS ( \
282 TBICR_PHY_RESET \
Andy Flemingac65e072008-08-31 16:33:27 -0500283 | TBICR_FULL_DUPLEX \
284 | TBICR_SPEED1_SET \
285 )
Peter Tyser583c1f42009-11-03 17:52:07 -0600286
Andy Flemingac65e072008-08-31 16:33:27 -0500287/* Configure the TBI for SGMII operation */
288static void tsec_configure_serdes(struct tsec_private *priv)
289{
Peter Tysercb3d2de2008-09-16 10:04:47 -0500290 /* Access TBI PHY registers at given TSEC register offset as opposed to the
291 * register offset used for external PHY accesses */
Sandeep Gopalpetb5541ef2009-10-31 00:35:04 +0530292 tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_ANA,
Andy Flemingac65e072008-08-31 16:33:27 -0500293 TBIANA_SETTINGS);
Sandeep Gopalpetb5541ef2009-10-31 00:35:04 +0530294 tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_TBICON,
Andy Flemingac65e072008-08-31 16:33:27 -0500295 TBICON_CLK_SELECT);
Sandeep Gopalpetb5541ef2009-10-31 00:35:04 +0530296 tsec_local_mdio_write(priv->phyregs_sgmii, priv->regs->tbipa, TBI_CR,
Andy Flemingac65e072008-08-31 16:33:27 -0500297 TBICR_SETTINGS);
298}
michael.firth@bt.com08384842008-01-16 11:40:51 +0000299
wdenka445ddf2004-06-09 00:34:46 +0000300/* Discover which PHY is attached to the device, and configure it
301 * properly. If the PHY is not recognized, then return 0
302 * (failure). Otherwise, return 1
303 */
304static int init_phy(struct eth_device *dev)
wdenk9c53f402003-10-15 23:53:47 +0000305{
wdenka445ddf2004-06-09 00:34:46 +0000306 struct tsec_private *priv = (struct tsec_private *)dev->priv;
307 struct phy_info *curphy;
Andy Flemingac65e072008-08-31 16:33:27 -0500308 volatile tsec_t *regs = priv->regs;
wdenk9c53f402003-10-15 23:53:47 +0000309
310 /* Assign a Physical address to the TBI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311 regs->tbipa = CONFIG_SYS_TBIPA_VALUE;
Jon Loeligerb7ced082006-10-10 17:03:43 -0500312 asm("sync");
wdenkf41ff3b2005-04-04 23:43:44 +0000313
314 /* Reset MII (due to new addresses) */
315 priv->phyregs->miimcfg = MIIMCFG_RESET;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500316 asm("sync");
wdenkf41ff3b2005-04-04 23:43:44 +0000317 priv->phyregs->miimcfg = MIIMCFG_INIT_VALUE;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500318 asm("sync");
Jon Loeligerb7ced082006-10-10 17:03:43 -0500319 while (priv->phyregs->miimind & MIIMIND_BUSY) ;
wdenk9c53f402003-10-15 23:53:47 +0000320
wdenka445ddf2004-06-09 00:34:46 +0000321 /* Get the cmd structure corresponding to the attached
322 * PHY */
323 curphy = get_phy_info(dev);
wdenk9c53f402003-10-15 23:53:47 +0000324
Ben Warrenf11eefb2006-10-26 14:38:25 -0400325 if (curphy == NULL) {
326 priv->phyinfo = NULL;
wdenka445ddf2004-06-09 00:34:46 +0000327 printf("%s: No PHY found\n", dev->name);
wdenk9c53f402003-10-15 23:53:47 +0000328
wdenka445ddf2004-06-09 00:34:46 +0000329 return 0;
330 }
wdenk9c53f402003-10-15 23:53:47 +0000331
Andy Flemingac65e072008-08-31 16:33:27 -0500332 if (regs->ecntrl & ECNTRL_SGMII_MODE)
333 tsec_configure_serdes(priv);
334
wdenka445ddf2004-06-09 00:34:46 +0000335 priv->phyinfo = curphy;
wdenk9c53f402003-10-15 23:53:47 +0000336
wdenka445ddf2004-06-09 00:34:46 +0000337 phy_run_commands(priv, priv->phyinfo->config);
wdenk9c53f402003-10-15 23:53:47 +0000338
wdenka445ddf2004-06-09 00:34:46 +0000339 return 1;
340}
wdenk9c53f402003-10-15 23:53:47 +0000341
Jon Loeligerb7ced082006-10-10 17:03:43 -0500342/*
343 * Returns which value to write to the control register.
344 * For 10/100, the value is slightly different
345 */
346uint mii_cr_init(uint mii_reg, struct tsec_private * priv)
wdenka445ddf2004-06-09 00:34:46 +0000347{
Jon Loeligerb7ced082006-10-10 17:03:43 -0500348 if (priv->flags & TSEC_GIGABIT)
wdenka445ddf2004-06-09 00:34:46 +0000349 return MIIM_CONTROL_INIT;
wdenk9c53f402003-10-15 23:53:47 +0000350 else
wdenka445ddf2004-06-09 00:34:46 +0000351 return MIIM_CR_INIT;
352}
wdenk9c53f402003-10-15 23:53:47 +0000353
Peter Tyser4c84fd52009-02-04 15:14:05 -0600354/*
355 * Wait for auto-negotiation to complete, then determine link
Jon Loeligerb7ced082006-10-10 17:03:43 -0500356 */
357uint mii_parse_sr(uint mii_reg, struct tsec_private * priv)
wdenka445ddf2004-06-09 00:34:46 +0000358{
Stefan Roesec0dc34f2005-09-21 18:20:22 +0200359 /*
Andy Fleming4eb3dcf2007-08-15 20:03:44 -0500360 * Wait if the link is up, and autonegotiation is in progress
361 * (ie - we're capable and it's not done)
Stefan Roesec0dc34f2005-09-21 18:20:22 +0200362 */
363 mii_reg = read_phy_reg(priv, MIIM_STATUS);
Peter Tyser4c84fd52009-02-04 15:14:05 -0600364 if ((mii_reg & PHY_BMSR_AUTN_ABLE) && !(mii_reg & PHY_BMSR_AUTN_COMP)) {
Stefan Roesec0dc34f2005-09-21 18:20:22 +0200365 int i = 0;
wdenk9c53f402003-10-15 23:53:47 +0000366
Jon Loeligerb7ced082006-10-10 17:03:43 -0500367 puts("Waiting for PHY auto negotiation to complete");
Andy Fleming4eb3dcf2007-08-15 20:03:44 -0500368 while (!(mii_reg & PHY_BMSR_AUTN_COMP)) {
Stefan Roesec0dc34f2005-09-21 18:20:22 +0200369 /*
370 * Timeout reached ?
371 */
372 if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
Jon Loeligerb7ced082006-10-10 17:03:43 -0500373 puts(" TIMEOUT !\n");
Stefan Roesec0dc34f2005-09-21 18:20:22 +0200374 priv->link = 0;
Jin Zhengxiong-R64188487d2232006-06-27 18:12:23 +0800375 return 0;
Stefan Roesec0dc34f2005-09-21 18:20:22 +0200376 }
wdenk9c53f402003-10-15 23:53:47 +0000377
Kim Phillipsae4dd972009-08-24 14:32:26 -0500378 if (ctrlc()) {
379 puts("user interrupt!\n");
380 priv->link = 0;
381 return -EINTR;
382 }
383
Stefan Roesec0dc34f2005-09-21 18:20:22 +0200384 if ((i++ % 1000) == 0) {
Jon Loeligerb7ced082006-10-10 17:03:43 -0500385 putc('.');
Stefan Roesec0dc34f2005-09-21 18:20:22 +0200386 }
Jon Loeligerb7ced082006-10-10 17:03:43 -0500387 udelay(1000); /* 1 ms */
wdenka445ddf2004-06-09 00:34:46 +0000388 mii_reg = read_phy_reg(priv, MIIM_STATUS);
Stefan Roesec0dc34f2005-09-21 18:20:22 +0200389 }
Jon Loeligerb7ced082006-10-10 17:03:43 -0500390 puts(" done\n");
Peter Tyser4c84fd52009-02-04 15:14:05 -0600391
392 /* Link status bit is latched low, read it again */
393 mii_reg = read_phy_reg(priv, MIIM_STATUS);
394
Jon Loeligerb7ced082006-10-10 17:03:43 -0500395 udelay(500000); /* another 500 ms (results in faster booting) */
wdenk9c53f402003-10-15 23:53:47 +0000396 }
397
Peter Tyser4c84fd52009-02-04 15:14:05 -0600398 priv->link = mii_reg & MIIM_STATUS_LINK ? 1 : 0;
399
wdenka445ddf2004-06-09 00:34:46 +0000400 return 0;
401}
402
David Updegraff0451b012007-04-20 14:34:48 -0500403/* Generic function which updates the speed and duplex. If
404 * autonegotiation is enabled, it uses the AND of the link
405 * partner's advertised capabilities and our advertised
406 * capabilities. If autonegotiation is disabled, we use the
407 * appropriate bits in the control register.
408 *
409 * Stolen from Linux's mii.c and phy_device.c
410 */
411uint mii_parse_link(uint mii_reg, struct tsec_private *priv)
412{
413 /* We're using autonegotiation */
414 if (mii_reg & PHY_BMSR_AUTN_ABLE) {
415 uint lpa = 0;
416 uint gblpa = 0;
417
418 /* Check for gigabit capability */
419 if (mii_reg & PHY_BMSR_EXT) {
420 /* We want a list of states supported by
421 * both PHYs in the link
422 */
423 gblpa = read_phy_reg(priv, PHY_1000BTSR);
424 gblpa &= read_phy_reg(priv, PHY_1000BTCR) << 2;
425 }
426
427 /* Set the baseline so we only have to set them
428 * if they're different
429 */
430 priv->speed = 10;
431 priv->duplexity = 0;
432
433 /* Check the gigabit fields */
434 if (gblpa & (PHY_1000BTSR_1000FD | PHY_1000BTSR_1000HD)) {
435 priv->speed = 1000;
436
437 if (gblpa & PHY_1000BTSR_1000FD)
438 priv->duplexity = 1;
439
440 /* We're done! */
441 return 0;
442 }
443
444 lpa = read_phy_reg(priv, PHY_ANAR);
445 lpa &= read_phy_reg(priv, PHY_ANLPAR);
446
447 if (lpa & (PHY_ANLPAR_TXFD | PHY_ANLPAR_TX)) {
448 priv->speed = 100;
449
450 if (lpa & PHY_ANLPAR_TXFD)
451 priv->duplexity = 1;
452
453 } else if (lpa & PHY_ANLPAR_10FD)
454 priv->duplexity = 1;
455 } else {
456 uint bmcr = read_phy_reg(priv, PHY_BMCR);
457
458 priv->speed = 10;
459 priv->duplexity = 0;
460
461 if (bmcr & PHY_BMCR_DPLX)
462 priv->duplexity = 1;
463
464 if (bmcr & PHY_BMCR_1000_MBPS)
465 priv->speed = 1000;
466 else if (bmcr & PHY_BMCR_100_MBPS)
467 priv->speed = 100;
468 }
469
470 return 0;
471}
472
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500473/*
Zach LeRoyddb7fc72009-05-22 10:26:33 -0500474 * "Ethernet@Wirespeed" needs to be enabled to achieve link in certain
475 * circumstances. eg a gigabit TSEC connected to a gigabit switch with
476 * a 4-wire ethernet cable. Both ends advertise gigabit, but can't
477 * link. "Ethernet@Wirespeed" reduces advertised speed until link
478 * can be achieved.
479 */
480uint mii_BCM54xx_wirespeed(uint mii_reg, struct tsec_private *priv)
481{
482 return (read_phy_reg(priv, mii_reg) & 0x8FFF) | 0x8010;
483}
484
485/*
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -0500486 * Parse the BCM54xx status register for speed and duplex information.
487 * The linux sungem_phy has this information, but in a table format.
488 */
489uint mii_parse_BCM54xx_sr(uint mii_reg, struct tsec_private *priv)
490{
491
492 switch((mii_reg & MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK) >> MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT){
493
494 case 1:
495 printf("Enet starting in 10BT/HD\n");
496 priv->duplexity = 0;
497 priv->speed = 10;
498 break;
499
500 case 2:
501 printf("Enet starting in 10BT/FD\n");
502 priv->duplexity = 1;
503 priv->speed = 10;
504 break;
505
506 case 3:
507 printf("Enet starting in 100BT/HD\n");
508 priv->duplexity = 0;
509 priv->speed = 100;
510 break;
511
512 case 5:
513 printf("Enet starting in 100BT/FD\n");
514 priv->duplexity = 1;
515 priv->speed = 100;
516 break;
517
518 case 6:
519 printf("Enet starting in 1000BT/HD\n");
520 priv->duplexity = 0;
521 priv->speed = 1000;
522 break;
523
524 case 7:
525 printf("Enet starting in 1000BT/FD\n");
526 priv->duplexity = 1;
527 priv->speed = 1000;
528 break;
529
530 default:
531 printf("Auto-neg error, defaulting to 10BT/HD\n");
532 priv->duplexity = 0;
533 priv->speed = 10;
534 break;
535 }
536
537 return 0;
538
539}
wdenka445ddf2004-06-09 00:34:46 +0000540/* Parse the 88E1011's status register for speed and duplex
Jon Loeligerb7ced082006-10-10 17:03:43 -0500541 * information
542 */
543uint mii_parse_88E1011_psr(uint mii_reg, struct tsec_private * priv)
wdenka445ddf2004-06-09 00:34:46 +0000544{
545 uint speed;
wdenk9c53f402003-10-15 23:53:47 +0000546
Stefan Roesec0dc34f2005-09-21 18:20:22 +0200547 mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS);
548
Andy Fleming4eb3dcf2007-08-15 20:03:44 -0500549 if ((mii_reg & MIIM_88E1011_PHYSTAT_LINK) &&
550 !(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) {
Stefan Roesec0dc34f2005-09-21 18:20:22 +0200551 int i = 0;
552
Jon Loeligerb7ced082006-10-10 17:03:43 -0500553 puts("Waiting for PHY realtime link");
Andy Fleming4eb3dcf2007-08-15 20:03:44 -0500554 while (!(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) {
555 /* Timeout reached ? */
Stefan Roesec0dc34f2005-09-21 18:20:22 +0200556 if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
Jon Loeligerb7ced082006-10-10 17:03:43 -0500557 puts(" TIMEOUT !\n");
Stefan Roesec0dc34f2005-09-21 18:20:22 +0200558 priv->link = 0;
559 break;
560 }
561
562 if ((i++ % 1000) == 0) {
Jon Loeligerb7ced082006-10-10 17:03:43 -0500563 putc('.');
Stefan Roesec0dc34f2005-09-21 18:20:22 +0200564 }
Jon Loeligerb7ced082006-10-10 17:03:43 -0500565 udelay(1000); /* 1 ms */
Stefan Roesec0dc34f2005-09-21 18:20:22 +0200566 mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS);
567 }
Jon Loeligerb7ced082006-10-10 17:03:43 -0500568 puts(" done\n");
569 udelay(500000); /* another 500 ms (results in faster booting) */
Andy Fleming4eb3dcf2007-08-15 20:03:44 -0500570 } else {
571 if (mii_reg & MIIM_88E1011_PHYSTAT_LINK)
572 priv->link = 1;
573 else
574 priv->link = 0;
Stefan Roesec0dc34f2005-09-21 18:20:22 +0200575 }
576
Jon Loeligerb7ced082006-10-10 17:03:43 -0500577 if (mii_reg & MIIM_88E1011_PHYSTAT_DUPLEX)
wdenka445ddf2004-06-09 00:34:46 +0000578 priv->duplexity = 1;
579 else
580 priv->duplexity = 0;
581
Jon Loeligerb7ced082006-10-10 17:03:43 -0500582 speed = (mii_reg & MIIM_88E1011_PHYSTAT_SPEED);
wdenka445ddf2004-06-09 00:34:46 +0000583
Jon Loeligerb7ced082006-10-10 17:03:43 -0500584 switch (speed) {
585 case MIIM_88E1011_PHYSTAT_GBIT:
586 priv->speed = 1000;
587 break;
588 case MIIM_88E1011_PHYSTAT_100:
589 priv->speed = 100;
590 break;
591 default:
592 priv->speed = 10;
wdenk9c53f402003-10-15 23:53:47 +0000593 }
594
wdenka445ddf2004-06-09 00:34:46 +0000595 return 0;
596}
597
Dave Liua304a282008-01-11 18:45:28 +0800598/* Parse the RTL8211B's status register for speed and duplex
599 * information
600 */
601uint mii_parse_RTL8211B_sr(uint mii_reg, struct tsec_private * priv)
602{
603 uint speed;
604
605 mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS);
Anton Vorontsov91112ec2008-03-14 23:20:30 +0300606 if (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) {
Dave Liua304a282008-01-11 18:45:28 +0800607 int i = 0;
608
Anton Vorontsov91112ec2008-03-14 23:20:30 +0300609 /* in case of timeout ->link is cleared */
610 priv->link = 1;
Dave Liua304a282008-01-11 18:45:28 +0800611 puts("Waiting for PHY realtime link");
612 while (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) {
613 /* Timeout reached ? */
614 if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
615 puts(" TIMEOUT !\n");
616 priv->link = 0;
617 break;
618 }
619
620 if ((i++ % 1000) == 0) {
621 putc('.');
622 }
623 udelay(1000); /* 1 ms */
624 mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS);
625 }
626 puts(" done\n");
627 udelay(500000); /* another 500 ms (results in faster booting) */
628 } else {
629 if (mii_reg & MIIM_RTL8211B_PHYSTAT_LINK)
630 priv->link = 1;
631 else
632 priv->link = 0;
633 }
634
635 if (mii_reg & MIIM_RTL8211B_PHYSTAT_DUPLEX)
636 priv->duplexity = 1;
637 else
638 priv->duplexity = 0;
639
640 speed = (mii_reg & MIIM_RTL8211B_PHYSTAT_SPEED);
641
642 switch (speed) {
643 case MIIM_RTL8211B_PHYSTAT_GBIT:
644 priv->speed = 1000;
645 break;
646 case MIIM_RTL8211B_PHYSTAT_100:
647 priv->speed = 100;
648 break;
649 default:
650 priv->speed = 10;
651 }
652
653 return 0;
654}
655
wdenka445ddf2004-06-09 00:34:46 +0000656/* Parse the cis8201's status register for speed and duplex
Jon Loeligerb7ced082006-10-10 17:03:43 -0500657 * information
658 */
659uint mii_parse_cis8201(uint mii_reg, struct tsec_private * priv)
wdenka445ddf2004-06-09 00:34:46 +0000660{
661 uint speed;
662
Jon Loeligerb7ced082006-10-10 17:03:43 -0500663 if (mii_reg & MIIM_CIS8201_AUXCONSTAT_DUPLEX)
wdenka445ddf2004-06-09 00:34:46 +0000664 priv->duplexity = 1;
665 else
666 priv->duplexity = 0;
667
668 speed = mii_reg & MIIM_CIS8201_AUXCONSTAT_SPEED;
Jon Loeligerb7ced082006-10-10 17:03:43 -0500669 switch (speed) {
670 case MIIM_CIS8201_AUXCONSTAT_GBIT:
671 priv->speed = 1000;
672 break;
673 case MIIM_CIS8201_AUXCONSTAT_100:
674 priv->speed = 100;
675 break;
676 default:
677 priv->speed = 10;
678 break;
wdenk9c53f402003-10-15 23:53:47 +0000679 }
680
wdenka445ddf2004-06-09 00:34:46 +0000681 return 0;
682}
Jon Loeligerb7ced082006-10-10 17:03:43 -0500683
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500684/* Parse the vsc8244's status register for speed and duplex
Jon Loeligerb7ced082006-10-10 17:03:43 -0500685 * information
686 */
687uint mii_parse_vsc8244(uint mii_reg, struct tsec_private * priv)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500688{
Jon Loeligerb7ced082006-10-10 17:03:43 -0500689 uint speed;
wdenk9c53f402003-10-15 23:53:47 +0000690
Jon Loeligerb7ced082006-10-10 17:03:43 -0500691 if (mii_reg & MIIM_VSC8244_AUXCONSTAT_DUPLEX)
692 priv->duplexity = 1;
693 else
694 priv->duplexity = 0;
695
696 speed = mii_reg & MIIM_VSC8244_AUXCONSTAT_SPEED;
697 switch (speed) {
698 case MIIM_VSC8244_AUXCONSTAT_GBIT:
699 priv->speed = 1000;
700 break;
701 case MIIM_VSC8244_AUXCONSTAT_100:
702 priv->speed = 100;
703 break;
704 default:
705 priv->speed = 10;
706 break;
707 }
708
709 return 0;
710}
wdenka445ddf2004-06-09 00:34:46 +0000711
712/* Parse the DM9161's status register for speed and duplex
Jon Loeligerb7ced082006-10-10 17:03:43 -0500713 * information
714 */
715uint mii_parse_dm9161_scsr(uint mii_reg, struct tsec_private * priv)
wdenka445ddf2004-06-09 00:34:46 +0000716{
Jon Loeligerb7ced082006-10-10 17:03:43 -0500717 if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_100H))
wdenka445ddf2004-06-09 00:34:46 +0000718 priv->speed = 100;
719 else
720 priv->speed = 10;
721
Jon Loeligerb7ced082006-10-10 17:03:43 -0500722 if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_10F))
wdenka445ddf2004-06-09 00:34:46 +0000723 priv->duplexity = 1;
724 else
725 priv->duplexity = 0;
726
727 return 0;
728}
729
Jon Loeligerb7ced082006-10-10 17:03:43 -0500730/*
731 * Hack to write all 4 PHYs with the LED values
732 */
733uint mii_cis8204_fixled(uint mii_reg, struct tsec_private * priv)
wdenka445ddf2004-06-09 00:34:46 +0000734{
735 uint phyid;
Sandeep Gopalpetb5541ef2009-10-31 00:35:04 +0530736 volatile tsec_mdio_t *regbase = priv->phyregs;
Jon Loeligerb7ced082006-10-10 17:03:43 -0500737 int timeout = 1000000;
wdenka445ddf2004-06-09 00:34:46 +0000738
Jon Loeligerb7ced082006-10-10 17:03:43 -0500739 for (phyid = 0; phyid < 4; phyid++) {
wdenka445ddf2004-06-09 00:34:46 +0000740 regbase->miimadd = (phyid << 8) | mii_reg;
741 regbase->miimcon = MIIM_CIS8204_SLEDCON_INIT;
Eran Liberty9095d4a2005-07-28 10:08:46 -0500742 asm("sync");
wdenka445ddf2004-06-09 00:34:46 +0000743
Jon Loeligerb7ced082006-10-10 17:03:43 -0500744 timeout = 1000000;
745 while ((regbase->miimind & MIIMIND_BUSY) && timeout--) ;
wdenk9c53f402003-10-15 23:53:47 +0000746 }
wdenk9c53f402003-10-15 23:53:47 +0000747
wdenka445ddf2004-06-09 00:34:46 +0000748 return MIIM_CIS8204_SLEDCON_INIT;
wdenk9c53f402003-10-15 23:53:47 +0000749}
750
Jon Loeligerb7ced082006-10-10 17:03:43 -0500751uint mii_cis8204_setmode(uint mii_reg, struct tsec_private * priv)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500752{
753 if (priv->flags & TSEC_REDUCED)
754 return MIIM_CIS8204_EPHYCON_INIT | MIIM_CIS8204_EPHYCON_RGMII;
755 else
756 return MIIM_CIS8204_EPHYCON_INIT;
757}
wdenk9c53f402003-10-15 23:53:47 +0000758
Dave Liub19ecd32007-09-18 12:37:57 +0800759uint mii_m88e1111s_setmode(uint mii_reg, struct tsec_private *priv)
760{
761 uint mii_data = read_phy_reg(priv, mii_reg);
762
763 if (priv->flags & TSEC_REDUCED)
764 mii_data = (mii_data & 0xfff0) | 0x000b;
765 return mii_data;
766}
767
wdenka445ddf2004-06-09 00:34:46 +0000768/* Initialized required registers to appropriate values, zeroing
769 * those we don't care about (unless zero is bad, in which case,
Jon Loeligerb7ced082006-10-10 17:03:43 -0500770 * choose a more appropriate value)
771 */
772static void init_registers(volatile tsec_t * regs)
wdenk9c53f402003-10-15 23:53:47 +0000773{
774 /* Clear IEVENT */
775 regs->ievent = IEVENT_INIT_CLEAR;
776
777 regs->imask = IMASK_INIT_CLEAR;
778
779 regs->hash.iaddr0 = 0;
780 regs->hash.iaddr1 = 0;
781 regs->hash.iaddr2 = 0;
782 regs->hash.iaddr3 = 0;
783 regs->hash.iaddr4 = 0;
784 regs->hash.iaddr5 = 0;
785 regs->hash.iaddr6 = 0;
786 regs->hash.iaddr7 = 0;
787
788 regs->hash.gaddr0 = 0;
789 regs->hash.gaddr1 = 0;
790 regs->hash.gaddr2 = 0;
791 regs->hash.gaddr3 = 0;
792 regs->hash.gaddr4 = 0;
793 regs->hash.gaddr5 = 0;
794 regs->hash.gaddr6 = 0;
795 regs->hash.gaddr7 = 0;
796
797 regs->rctrl = 0x00000000;
798
799 /* Init RMON mib registers */
800 memset((void *)&(regs->rmon), 0, sizeof(rmon_mib_t));
801
802 regs->rmon.cam1 = 0xffffffff;
803 regs->rmon.cam2 = 0xffffffff;
804
805 regs->mrblr = MRBLR_INIT_SETTINGS;
806
807 regs->minflr = MINFLR_INIT_SETTINGS;
808
809 regs->attr = ATTR_INIT_SETTINGS;
810 regs->attreli = ATTRELI_INIT_SETTINGS;
811
wdenka445ddf2004-06-09 00:34:46 +0000812}
813
wdenka445ddf2004-06-09 00:34:46 +0000814/* Configure maccfg2 based on negotiated speed and duplex
Jon Loeligerb7ced082006-10-10 17:03:43 -0500815 * reported by PHY handling code
816 */
wdenka445ddf2004-06-09 00:34:46 +0000817static void adjust_link(struct eth_device *dev)
818{
819 struct tsec_private *priv = (struct tsec_private *)dev->priv;
820 volatile tsec_t *regs = priv->regs;
821
Jon Loeligerb7ced082006-10-10 17:03:43 -0500822 if (priv->link) {
823 if (priv->duplexity != 0)
wdenka445ddf2004-06-09 00:34:46 +0000824 regs->maccfg2 |= MACCFG2_FULL_DUPLEX;
825 else
826 regs->maccfg2 &= ~(MACCFG2_FULL_DUPLEX);
827
Jon Loeligerb7ced082006-10-10 17:03:43 -0500828 switch (priv->speed) {
829 case 1000:
830 regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF))
831 | MACCFG2_GMII);
832 break;
833 case 100:
834 case 10:
835 regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF))
836 | MACCFG2_MII);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500837
Nick Spenceec9670b2006-09-07 07:39:46 -0700838 /* Set R100 bit in all modes although
839 * it is only used in RGMII mode
Jon Loeligerb7ced082006-10-10 17:03:43 -0500840 */
Nick Spenceec9670b2006-09-07 07:39:46 -0700841 if (priv->speed == 100)
Jon Loeligerb7ced082006-10-10 17:03:43 -0500842 regs->ecntrl |= ECNTRL_R100;
843 else
844 regs->ecntrl &= ~(ECNTRL_R100);
845 break;
846 default:
847 printf("%s: Speed was bad\n", dev->name);
848 break;
wdenka445ddf2004-06-09 00:34:46 +0000849 }
850
851 printf("Speed: %d, %s duplex\n", priv->speed,
Jon Loeligerb7ced082006-10-10 17:03:43 -0500852 (priv->duplexity) ? "full" : "half");
wdenka445ddf2004-06-09 00:34:46 +0000853
854 } else {
855 printf("%s: No link.\n", dev->name);
856 }
wdenk9c53f402003-10-15 23:53:47 +0000857}
858
wdenka445ddf2004-06-09 00:34:46 +0000859/* Set up the buffers and their descriptors, and bring up the
Jon Loeligerb7ced082006-10-10 17:03:43 -0500860 * interface
861 */
wdenka445ddf2004-06-09 00:34:46 +0000862static void startup_tsec(struct eth_device *dev)
wdenk9c53f402003-10-15 23:53:47 +0000863{
864 int i;
wdenka445ddf2004-06-09 00:34:46 +0000865 struct tsec_private *priv = (struct tsec_private *)dev->priv;
866 volatile tsec_t *regs = priv->regs;
wdenk9c53f402003-10-15 23:53:47 +0000867
868 /* Point to the buffer descriptors */
869 regs->tbase = (unsigned int)(&rtx.txbd[txIdx]);
870 regs->rbase = (unsigned int)(&rtx.rxbd[rxIdx]);
871
872 /* Initialize the Rx Buffer descriptors */
873 for (i = 0; i < PKTBUFSRX; i++) {
874 rtx.rxbd[i].status = RXBD_EMPTY;
875 rtx.rxbd[i].length = 0;
Jon Loeligerb7ced082006-10-10 17:03:43 -0500876 rtx.rxbd[i].bufPtr = (uint) NetRxPackets[i];
wdenk9c53f402003-10-15 23:53:47 +0000877 }
Jon Loeligerb7ced082006-10-10 17:03:43 -0500878 rtx.rxbd[PKTBUFSRX - 1].status |= RXBD_WRAP;
wdenk9c53f402003-10-15 23:53:47 +0000879
880 /* Initialize the TX Buffer Descriptors */
Jon Loeligerb7ced082006-10-10 17:03:43 -0500881 for (i = 0; i < TX_BUF_CNT; i++) {
wdenk9c53f402003-10-15 23:53:47 +0000882 rtx.txbd[i].status = 0;
883 rtx.txbd[i].length = 0;
884 rtx.txbd[i].bufPtr = 0;
885 }
Jon Loeligerb7ced082006-10-10 17:03:43 -0500886 rtx.txbd[TX_BUF_CNT - 1].status |= TXBD_WRAP;
wdenk9c53f402003-10-15 23:53:47 +0000887
wdenka445ddf2004-06-09 00:34:46 +0000888 /* Start up the PHY */
Ben Warrenf11eefb2006-10-26 14:38:25 -0400889 if(priv->phyinfo)
890 phy_run_commands(priv, priv->phyinfo->startup);
David Updegraff0451b012007-04-20 14:34:48 -0500891
wdenka445ddf2004-06-09 00:34:46 +0000892 adjust_link(dev);
893
wdenk9c53f402003-10-15 23:53:47 +0000894 /* Enable Transmit and Receive */
895 regs->maccfg1 |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
896
897 /* Tell the DMA it is clear to go */
898 regs->dmactrl |= DMACTRL_INIT_SETTINGS;
899 regs->tstat = TSTAT_CLEAR_THALT;
Dan Wilsone3d7d6b2007-10-19 11:33:48 -0500900 regs->rstat = RSTAT_CLEAR_RHALT;
wdenk9c53f402003-10-15 23:53:47 +0000901 regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS);
902}
903
wdenkbfad55d2005-03-14 23:56:42 +0000904/* This returns the status bits of the device. The return value
wdenk9c53f402003-10-15 23:53:47 +0000905 * is never checked, and this is what the 8260 driver did, so we
wdenkbfad55d2005-03-14 23:56:42 +0000906 * do the same. Presumably, this would be zero if there were no
Jon Loeligerb7ced082006-10-10 17:03:43 -0500907 * errors
908 */
909static int tsec_send(struct eth_device *dev, volatile void *packet, int length)
wdenk9c53f402003-10-15 23:53:47 +0000910{
911 int i;
912 int result = 0;
wdenka445ddf2004-06-09 00:34:46 +0000913 struct tsec_private *priv = (struct tsec_private *)dev->priv;
914 volatile tsec_t *regs = priv->regs;
wdenk9c53f402003-10-15 23:53:47 +0000915
916 /* Find an empty buffer descriptor */
Jon Loeligerb7ced082006-10-10 17:03:43 -0500917 for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) {
wdenk9c53f402003-10-15 23:53:47 +0000918 if (i >= TOUT_LOOP) {
Jon Loeligerb7ced082006-10-10 17:03:43 -0500919 debug("%s: tsec: tx buffers full\n", dev->name);
wdenk9c53f402003-10-15 23:53:47 +0000920 return result;
921 }
922 }
923
Jon Loeligerb7ced082006-10-10 17:03:43 -0500924 rtx.txbd[txIdx].bufPtr = (uint) packet;
wdenk9c53f402003-10-15 23:53:47 +0000925 rtx.txbd[txIdx].length = length;
Jon Loeligerb7ced082006-10-10 17:03:43 -0500926 rtx.txbd[txIdx].status |=
927 (TXBD_READY | TXBD_LAST | TXBD_CRC | TXBD_INTERRUPT);
wdenk9c53f402003-10-15 23:53:47 +0000928
929 /* Tell the DMA to go */
930 regs->tstat = TSTAT_CLEAR_THALT;
931
932 /* Wait for buffer to be transmitted */
Jon Loeligerb7ced082006-10-10 17:03:43 -0500933 for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) {
wdenk9c53f402003-10-15 23:53:47 +0000934 if (i >= TOUT_LOOP) {
Jon Loeligerb7ced082006-10-10 17:03:43 -0500935 debug("%s: tsec: tx error\n", dev->name);
wdenk9c53f402003-10-15 23:53:47 +0000936 return result;
937 }
938 }
939
940 txIdx = (txIdx + 1) % TX_BUF_CNT;
941 result = rtx.txbd[txIdx].status & TXBD_STATS;
942
943 return result;
944}
945
Jon Loeligerb7ced082006-10-10 17:03:43 -0500946static int tsec_recv(struct eth_device *dev)
wdenk9c53f402003-10-15 23:53:47 +0000947{
948 int length;
wdenka445ddf2004-06-09 00:34:46 +0000949 struct tsec_private *priv = (struct tsec_private *)dev->priv;
950 volatile tsec_t *regs = priv->regs;
wdenk9c53f402003-10-15 23:53:47 +0000951
Jon Loeligerb7ced082006-10-10 17:03:43 -0500952 while (!(rtx.rxbd[rxIdx].status & RXBD_EMPTY)) {
wdenk9c53f402003-10-15 23:53:47 +0000953
954 length = rtx.rxbd[rxIdx].length;
955
956 /* Send the packet up if there were no errors */
957 if (!(rtx.rxbd[rxIdx].status & RXBD_STATS)) {
958 NetReceive(NetRxPackets[rxIdx], length - 4);
wdenka445ddf2004-06-09 00:34:46 +0000959 } else {
960 printf("Got error %x\n",
Jon Loeligerb7ced082006-10-10 17:03:43 -0500961 (rtx.rxbd[rxIdx].status & RXBD_STATS));
wdenk9c53f402003-10-15 23:53:47 +0000962 }
963
964 rtx.rxbd[rxIdx].length = 0;
965
966 /* Set the wrap bit if this is the last element in the list */
Jon Loeligerb7ced082006-10-10 17:03:43 -0500967 rtx.rxbd[rxIdx].status =
968 RXBD_EMPTY | (((rxIdx + 1) == PKTBUFSRX) ? RXBD_WRAP : 0);
wdenk9c53f402003-10-15 23:53:47 +0000969
970 rxIdx = (rxIdx + 1) % PKTBUFSRX;
971 }
972
Jon Loeligerb7ced082006-10-10 17:03:43 -0500973 if (regs->ievent & IEVENT_BSY) {
wdenk9c53f402003-10-15 23:53:47 +0000974 regs->ievent = IEVENT_BSY;
975 regs->rstat = RSTAT_CLEAR_RHALT;
976 }
977
978 return -1;
979
980}
981
wdenka445ddf2004-06-09 00:34:46 +0000982/* Stop the interface */
Jon Loeligerb7ced082006-10-10 17:03:43 -0500983static void tsec_halt(struct eth_device *dev)
wdenk9c53f402003-10-15 23:53:47 +0000984{
wdenka445ddf2004-06-09 00:34:46 +0000985 struct tsec_private *priv = (struct tsec_private *)dev->priv;
986 volatile tsec_t *regs = priv->regs;
wdenk9c53f402003-10-15 23:53:47 +0000987
988 regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS);
989 regs->dmactrl |= (DMACTRL_GRS | DMACTRL_GTS);
990
Jon Loeligerb7ced082006-10-10 17:03:43 -0500991 while (!(regs->ievent & (IEVENT_GRSC | IEVENT_GTSC))) ;
wdenk9c53f402003-10-15 23:53:47 +0000992
993 regs->maccfg1 &= ~(MACCFG1_TX_EN | MACCFG1_RX_EN);
994
wdenka445ddf2004-06-09 00:34:46 +0000995 /* Shut down the PHY, as needed */
Ben Warrenf11eefb2006-10-26 14:38:25 -0400996 if(priv->phyinfo)
997 phy_run_commands(priv, priv->phyinfo->shutdown);
wdenka445ddf2004-06-09 00:34:46 +0000998}
999
Andy Flemingbee67002007-08-03 04:05:25 -05001000struct phy_info phy_info_M88E1149S = {
Wolfgang Denk15e87572007-08-06 01:01:49 +02001001 0x1410ca,
1002 "Marvell 88E1149S",
1003 4,
1004 (struct phy_cmd[]){ /* config */
1005 /* Reset and configure the PHY */
1006 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1007 {0x1d, 0x1f, NULL},
1008 {0x1e, 0x200c, NULL},
1009 {0x1d, 0x5, NULL},
1010 {0x1e, 0x0, NULL},
1011 {0x1e, 0x100, NULL},
1012 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1013 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1014 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1015 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1016 {miim_end,}
1017 },
1018 (struct phy_cmd[]){ /* startup */
1019 /* Status is read once to clear old link state */
1020 {MIIM_STATUS, miim_read, NULL},
1021 /* Auto-negotiate */
1022 {MIIM_STATUS, miim_read, &mii_parse_sr},
1023 /* Read the status */
1024 {MIIM_88E1011_PHY_STATUS, miim_read,
1025 &mii_parse_88E1011_psr},
1026 {miim_end,}
1027 },
1028 (struct phy_cmd[]){ /* shutdown */
1029 {miim_end,}
1030 },
Andy Flemingbee67002007-08-03 04:05:25 -05001031};
1032
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -05001033/* The 5411 id is 0x206070, the 5421 is 0x2060e0 */
1034struct phy_info phy_info_BCM5461S = {
1035 0x02060c1, /* 5461 ID */
1036 "Broadcom BCM5461S",
1037 0, /* not clear to me what minor revisions we can shift away */
1038 (struct phy_cmd[]) { /* config */
1039 /* Reset and configure the PHY */
1040 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1041 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1042 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1043 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1044 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1045 {miim_end,}
1046 },
1047 (struct phy_cmd[]) { /* startup */
1048 /* Status is read once to clear old link state */
1049 {MIIM_STATUS, miim_read, NULL},
1050 /* Auto-negotiate */
1051 {MIIM_STATUS, miim_read, &mii_parse_sr},
1052 /* Read the status */
1053 {MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr},
1054 {miim_end,}
1055 },
1056 (struct phy_cmd[]) { /* shutdown */
1057 {miim_end,}
1058 },
1059};
1060
Joe Hammaned7ad4e2007-04-30 16:47:28 -05001061struct phy_info phy_info_BCM5464S = {
1062 0x02060b1, /* 5464 ID */
1063 "Broadcom BCM5464S",
1064 0, /* not clear to me what minor revisions we can shift away */
1065 (struct phy_cmd[]) { /* config */
1066 /* Reset and configure the PHY */
1067 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1068 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1069 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1070 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
Zach LeRoyddb7fc72009-05-22 10:26:33 -05001071 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1072 {miim_end,}
1073 },
1074 (struct phy_cmd[]) { /* startup */
1075 /* Status is read once to clear old link state */
1076 {MIIM_STATUS, miim_read, NULL},
1077 /* Auto-negotiate */
1078 {MIIM_STATUS, miim_read, &mii_parse_sr},
1079 /* Read the status */
1080 {MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr},
1081 {miim_end,}
1082 },
1083 (struct phy_cmd[]) { /* shutdown */
1084 {miim_end,}
1085 },
1086};
1087
1088struct phy_info phy_info_BCM5482S = {
1089 0x0143bcb,
1090 "Broadcom BCM5482S",
1091 4,
1092 (struct phy_cmd[]) { /* config */
1093 /* Reset and configure the PHY */
1094 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1095 /* Setup read from auxilary control shadow register 7 */
1096 {MIIM_BCM54xx_AUXCNTL, MIIM_BCM54xx_AUXCNTL_ENCODE(7), NULL},
1097 /* Read Misc Control register and or in Ethernet@Wirespeed */
1098 {MIIM_BCM54xx_AUXCNTL, 0, &mii_BCM54xx_wirespeed},
Joe Hammaned7ad4e2007-04-30 16:47:28 -05001099 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1100 {miim_end,}
1101 },
1102 (struct phy_cmd[]) { /* startup */
1103 /* Status is read once to clear old link state */
1104 {MIIM_STATUS, miim_read, NULL},
1105 /* Auto-negotiate */
1106 {MIIM_STATUS, miim_read, &mii_parse_sr},
1107 /* Read the status */
1108 {MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr},
1109 {miim_end,}
1110 },
1111 (struct phy_cmd[]) { /* shutdown */
1112 {miim_end,}
1113 },
1114};
1115
wdenka445ddf2004-06-09 00:34:46 +00001116struct phy_info phy_info_M88E1011S = {
1117 0x01410c6,
1118 "Marvell 88E1011S",
1119 4,
Jon Loeligerb7ced082006-10-10 17:03:43 -05001120 (struct phy_cmd[]){ /* config */
1121 /* Reset and configure the PHY */
1122 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1123 {0x1d, 0x1f, NULL},
1124 {0x1e, 0x200c, NULL},
1125 {0x1d, 0x5, NULL},
1126 {0x1e, 0x0, NULL},
1127 {0x1e, 0x100, NULL},
1128 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1129 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1130 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1131 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1132 {miim_end,}
1133 },
1134 (struct phy_cmd[]){ /* startup */
1135 /* Status is read once to clear old link state */
1136 {MIIM_STATUS, miim_read, NULL},
1137 /* Auto-negotiate */
1138 {MIIM_STATUS, miim_read, &mii_parse_sr},
1139 /* Read the status */
1140 {MIIM_88E1011_PHY_STATUS, miim_read,
1141 &mii_parse_88E1011_psr},
1142 {miim_end,}
1143 },
1144 (struct phy_cmd[]){ /* shutdown */
1145 {miim_end,}
1146 },
wdenka445ddf2004-06-09 00:34:46 +00001147};
1148
wdenkbfad55d2005-03-14 23:56:42 +00001149struct phy_info phy_info_M88E1111S = {
1150 0x01410cc,
1151 "Marvell 88E1111S",
1152 4,
Jon Loeligerb7ced082006-10-10 17:03:43 -05001153 (struct phy_cmd[]){ /* config */
1154 /* Reset and configure the PHY */
1155 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
Dave Liub19ecd32007-09-18 12:37:57 +08001156 {0x1b, 0x848f, &mii_m88e1111s_setmode},
Nick Spenceec9670b2006-09-07 07:39:46 -07001157 {0x14, 0x0cd2, NULL}, /* Delay RGMII TX and RX */
Jon Loeligerb7ced082006-10-10 17:03:43 -05001158 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1159 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1160 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1161 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1162 {miim_end,}
1163 },
1164 (struct phy_cmd[]){ /* startup */
1165 /* Status is read once to clear old link state */
1166 {MIIM_STATUS, miim_read, NULL},
1167 /* Auto-negotiate */
1168 {MIIM_STATUS, miim_read, &mii_parse_sr},
1169 /* Read the status */
1170 {MIIM_88E1011_PHY_STATUS, miim_read,
1171 &mii_parse_88E1011_psr},
1172 {miim_end,}
1173 },
1174 (struct phy_cmd[]){ /* shutdown */
1175 {miim_end,}
1176 },
wdenkbfad55d2005-03-14 23:56:42 +00001177};
1178
Ron Madridc1e2b582008-05-23 15:37:05 -07001179struct phy_info phy_info_M88E1118 = {
1180 0x01410e1,
1181 "Marvell 88E1118",
1182 4,
1183 (struct phy_cmd[]){ /* config */
1184 /* Reset and configure the PHY */
1185 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1186 {0x16, 0x0002, NULL}, /* Change Page Number */
1187 {0x15, 0x1070, NULL}, /* Delay RGMII TX and RX */
Ron Madridaa4aac42009-01-28 16:17:21 -08001188 {0x16, 0x0003, NULL}, /* Change Page Number */
1189 {0x10, 0x021e, NULL}, /* Adjust LED control */
1190 {0x16, 0x0000, NULL}, /* Change Page Number */
Ron Madridc1e2b582008-05-23 15:37:05 -07001191 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1192 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1193 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1194 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1195 {miim_end,}
1196 },
1197 (struct phy_cmd[]){ /* startup */
1198 {0x16, 0x0000, NULL}, /* Change Page Number */
1199 /* Status is read once to clear old link state */
1200 {MIIM_STATUS, miim_read, NULL},
1201 /* Auto-negotiate */
Ron Madridaa4aac42009-01-28 16:17:21 -08001202 {MIIM_STATUS, miim_read, &mii_parse_sr},
Ron Madridc1e2b582008-05-23 15:37:05 -07001203 /* Read the status */
1204 {MIIM_88E1011_PHY_STATUS, miim_read,
1205 &mii_parse_88E1011_psr},
1206 {miim_end,}
1207 },
1208 (struct phy_cmd[]){ /* shutdown */
1209 {miim_end,}
1210 },
1211};
1212
Sergei Poselenov7d4a2c32008-06-06 15:52:44 +02001213/*
1214 * Since to access LED register we need do switch the page, we
1215 * do LED configuring in the miim_read-like function as follows
1216 */
1217uint mii_88E1121_set_led (uint mii_reg, struct tsec_private *priv)
1218{
1219 uint pg;
1220
1221 /* Switch the page to access the led register */
1222 pg = read_phy_reg(priv, MIIM_88E1121_PHY_PAGE);
1223 write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, MIIM_88E1121_PHY_LED_PAGE);
1224
1225 /* Configure leds */
1226 write_phy_reg(priv, MIIM_88E1121_PHY_LED_CTRL,
1227 MIIM_88E1121_PHY_LED_DEF);
1228
1229 /* Restore the page pointer */
1230 write_phy_reg(priv, MIIM_88E1121_PHY_PAGE, pg);
1231 return 0;
1232}
1233
1234struct phy_info phy_info_M88E1121R = {
1235 0x01410cb,
1236 "Marvell 88E1121R",
1237 4,
1238 (struct phy_cmd[]){ /* config */
1239 /* Reset and configure the PHY */
1240 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1241 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1242 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1243 /* Configure leds */
1244 {MIIM_88E1121_PHY_LED_CTRL, miim_read,
1245 &mii_88E1121_set_led},
1246 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
Anatolij Gustschind015a022008-12-02 10:31:04 +01001247 /* Disable IRQs and de-assert interrupt */
1248 {MIIM_88E1121_PHY_IRQ_EN, 0, NULL},
1249 {MIIM_88E1121_PHY_IRQ_STATUS, miim_read, NULL},
Sergei Poselenov7d4a2c32008-06-06 15:52:44 +02001250 {miim_end,}
1251 },
1252 (struct phy_cmd[]){ /* startup */
1253 /* Status is read once to clear old link state */
1254 {MIIM_STATUS, miim_read, NULL},
1255 {MIIM_STATUS, miim_read, &mii_parse_sr},
1256 {MIIM_STATUS, miim_read, &mii_parse_link},
1257 {miim_end,}
1258 },
1259 (struct phy_cmd[]){ /* shutdown */
1260 {miim_end,}
1261 },
1262};
1263
Andy Fleming239e75f2006-09-13 10:34:18 -05001264static unsigned int m88e1145_setmode(uint mii_reg, struct tsec_private *priv)
1265{
Andy Fleming239e75f2006-09-13 10:34:18 -05001266 uint mii_data = read_phy_reg(priv, mii_reg);
1267
Andy Fleming239e75f2006-09-13 10:34:18 -05001268 /* Setting MIIM_88E1145_PHY_EXT_CR */
1269 if (priv->flags & TSEC_REDUCED)
1270 return mii_data |
Jon Loeligerb7ced082006-10-10 17:03:43 -05001271 MIIM_M88E1145_RGMII_RX_DELAY | MIIM_M88E1145_RGMII_TX_DELAY;
Andy Fleming239e75f2006-09-13 10:34:18 -05001272 else
1273 return mii_data;
1274}
1275
1276static struct phy_info phy_info_M88E1145 = {
1277 0x01410cd,
1278 "Marvell 88E1145",
1279 4,
Jon Loeligerb7ced082006-10-10 17:03:43 -05001280 (struct phy_cmd[]){ /* config */
Andy Fleming180d03a2007-05-08 17:23:02 -05001281 /* Reset the PHY */
1282 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1283
Jon Loeligerb7ced082006-10-10 17:03:43 -05001284 /* Errata E0, E1 */
1285 {29, 0x001b, NULL},
1286 {30, 0x418f, NULL},
1287 {29, 0x0016, NULL},
1288 {30, 0xa2da, NULL},
Andy Fleming239e75f2006-09-13 10:34:18 -05001289
Andy Fleming180d03a2007-05-08 17:23:02 -05001290 /* Configure the PHY */
Jon Loeligerb7ced082006-10-10 17:03:43 -05001291 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1292 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1293 {MIIM_88E1011_PHY_SCR, MIIM_88E1011_PHY_MDI_X_AUTO,
1294 NULL},
1295 {MIIM_88E1145_PHY_EXT_CR, 0, &m88e1145_setmode},
1296 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1297 {MIIM_CONTROL, MIIM_CONTROL_INIT, NULL},
1298 {miim_end,}
1299 },
1300 (struct phy_cmd[]){ /* startup */
1301 /* Status is read once to clear old link state */
1302 {MIIM_STATUS, miim_read, NULL},
1303 /* Auto-negotiate */
1304 {MIIM_STATUS, miim_read, &mii_parse_sr},
1305 {MIIM_88E1111_PHY_LED_CONTROL,
1306 MIIM_88E1111_PHY_LED_DIRECT, NULL},
1307 /* Read the Status */
1308 {MIIM_88E1011_PHY_STATUS, miim_read,
1309 &mii_parse_88E1011_psr},
1310 {miim_end,}
1311 },
1312 (struct phy_cmd[]){ /* shutdown */
1313 {miim_end,}
1314 },
Andy Fleming239e75f2006-09-13 10:34:18 -05001315};
1316
wdenka445ddf2004-06-09 00:34:46 +00001317struct phy_info phy_info_cis8204 = {
1318 0x3f11,
1319 "Cicada Cis8204",
1320 6,
Jon Loeligerb7ced082006-10-10 17:03:43 -05001321 (struct phy_cmd[]){ /* config */
1322 /* Override PHY config settings */
1323 {MIIM_CIS8201_AUX_CONSTAT,
1324 MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
1325 /* Configure some basic stuff */
1326 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1327 {MIIM_CIS8204_SLED_CON, MIIM_CIS8204_SLEDCON_INIT,
1328 &mii_cis8204_fixled},
1329 {MIIM_CIS8204_EPHY_CON, MIIM_CIS8204_EPHYCON_INIT,
1330 &mii_cis8204_setmode},
1331 {miim_end,}
1332 },
1333 (struct phy_cmd[]){ /* startup */
1334 /* Read the Status (2x to make sure link is right) */
1335 {MIIM_STATUS, miim_read, NULL},
1336 /* Auto-negotiate */
1337 {MIIM_STATUS, miim_read, &mii_parse_sr},
1338 /* Read the status */
1339 {MIIM_CIS8201_AUX_CONSTAT, miim_read,
1340 &mii_parse_cis8201},
1341 {miim_end,}
1342 },
1343 (struct phy_cmd[]){ /* shutdown */
1344 {miim_end,}
1345 },
wdenka445ddf2004-06-09 00:34:46 +00001346};
1347
1348/* Cicada 8201 */
1349struct phy_info phy_info_cis8201 = {
1350 0xfc41,
1351 "CIS8201",
1352 4,
Jon Loeligerb7ced082006-10-10 17:03:43 -05001353 (struct phy_cmd[]){ /* config */
1354 /* Override PHY config settings */
1355 {MIIM_CIS8201_AUX_CONSTAT,
1356 MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
1357 /* Set up the interface mode */
1358 {MIIM_CIS8201_EXT_CON1, MIIM_CIS8201_EXTCON1_INIT,
1359 NULL},
1360 /* Configure some basic stuff */
1361 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1362 {miim_end,}
1363 },
1364 (struct phy_cmd[]){ /* startup */
1365 /* Read the Status (2x to make sure link is right) */
1366 {MIIM_STATUS, miim_read, NULL},
1367 /* Auto-negotiate */
1368 {MIIM_STATUS, miim_read, &mii_parse_sr},
1369 /* Read the status */
1370 {MIIM_CIS8201_AUX_CONSTAT, miim_read,
1371 &mii_parse_cis8201},
1372 {miim_end,}
1373 },
1374 (struct phy_cmd[]){ /* shutdown */
1375 {miim_end,}
1376 },
wdenka445ddf2004-06-09 00:34:46 +00001377};
Pieter Henning9370c8b2009-02-22 23:17:15 -08001378struct phy_info phy_info_VSC8211 = {
1379 0xfc4b,
1380 "Vitesse VSC8211",
1381 4,
1382 (struct phy_cmd[]) { /* config */
1383 /* Override PHY config settings */
1384 {MIIM_CIS8201_AUX_CONSTAT,
1385 MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
1386 /* Set up the interface mode */
1387 {MIIM_CIS8201_EXT_CON1,
1388 MIIM_CIS8201_EXTCON1_INIT, NULL},
1389 /* Configure some basic stuff */
1390 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1391 {miim_end,}
1392 },
1393 (struct phy_cmd[]) { /* startup */
1394 /* Read the Status (2x to make sure link is right) */
1395 {MIIM_STATUS, miim_read, NULL},
1396 /* Auto-negotiate */
1397 {MIIM_STATUS, miim_read, &mii_parse_sr},
1398 /* Read the status */
1399 {MIIM_CIS8201_AUX_CONSTAT, miim_read,
1400 &mii_parse_cis8201},
1401 {miim_end,}
1402 },
1403 (struct phy_cmd[]) { /* shutdown */
1404 {miim_end,}
1405 },
1406};
Jon Loeliger5c8aa972006-04-26 17:58:56 -05001407struct phy_info phy_info_VSC8244 = {
Jon Loeligerb7ced082006-10-10 17:03:43 -05001408 0x3f1b,
1409 "Vitesse VSC8244",
1410 6,
1411 (struct phy_cmd[]){ /* config */
1412 /* Override PHY config settings */
1413 /* Configure some basic stuff */
1414 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1415 {miim_end,}
1416 },
1417 (struct phy_cmd[]){ /* startup */
1418 /* Read the Status (2x to make sure link is right) */
1419 {MIIM_STATUS, miim_read, NULL},
1420 /* Auto-negotiate */
1421 {MIIM_STATUS, miim_read, &mii_parse_sr},
1422 /* Read the status */
1423 {MIIM_VSC8244_AUX_CONSTAT, miim_read,
1424 &mii_parse_vsc8244},
1425 {miim_end,}
1426 },
1427 (struct phy_cmd[]){ /* shutdown */
1428 {miim_end,}
1429 },
Jon Loeliger5c8aa972006-04-26 17:58:56 -05001430};
wdenka445ddf2004-06-09 00:34:46 +00001431
Poonam Aggrwalc91b5de2009-07-02 16:15:13 +05301432struct phy_info phy_info_VSC8641 = {
1433 0x7043,
1434 "Vitesse VSC8641",
1435 4,
1436 (struct phy_cmd[]){ /* config */
1437 /* Configure some basic stuff */
1438 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1439 {miim_end,}
1440 },
1441 (struct phy_cmd[]){ /* startup */
1442 /* Read the Status (2x to make sure link is right) */
1443 {MIIM_STATUS, miim_read, NULL},
1444 /* Auto-negotiate */
1445 {MIIM_STATUS, miim_read, &mii_parse_sr},
1446 /* Read the status */
1447 {MIIM_VSC8244_AUX_CONSTAT, miim_read,
1448 &mii_parse_vsc8244},
1449 {miim_end,}
1450 },
1451 (struct phy_cmd[]){ /* shutdown */
1452 {miim_end,}
1453 },
1454};
1455
1456struct phy_info phy_info_VSC8221 = {
1457 0xfc55,
1458 "Vitesse VSC8221",
1459 4,
1460 (struct phy_cmd[]){ /* config */
1461 /* Configure some basic stuff */
1462 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1463 {miim_end,}
1464 },
1465 (struct phy_cmd[]){ /* startup */
1466 /* Read the Status (2x to make sure link is right) */
1467 {MIIM_STATUS, miim_read, NULL},
1468 /* Auto-negotiate */
1469 {MIIM_STATUS, miim_read, &mii_parse_sr},
1470 /* Read the status */
1471 {MIIM_VSC8244_AUX_CONSTAT, miim_read,
1472 &mii_parse_vsc8244},
1473 {miim_end,}
1474 },
1475 (struct phy_cmd[]){ /* shutdown */
1476 {miim_end,}
1477 },
1478};
1479
Tor Krill8b3a82f2008-03-28 15:29:45 +01001480struct phy_info phy_info_VSC8601 = {
1481 0x00007042,
1482 "Vitesse VSC8601",
1483 4,
1484 (struct phy_cmd[]){ /* config */
1485 /* Override PHY config settings */
1486 /* Configure some basic stuff */
1487 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001488#ifdef CONFIG_SYS_VSC8601_SKEWFIX
Tor Krill8b3a82f2008-03-28 15:29:45 +01001489 {MIIM_VSC8601_EPHY_CON,MIIM_VSC8601_EPHY_CON_INIT_SKEW,NULL},
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001490#if defined(CONFIG_SYS_VSC8601_SKEW_TX) && defined(CONFIG_SYS_VSC8601_SKEW_RX)
Andre Schwarz1e18be12008-04-29 19:18:32 +02001491 {MIIM_EXT_PAGE_ACCESS,1,NULL},
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001492#define VSC8101_SKEW (CONFIG_SYS_VSC8601_SKEW_TX<<14)|(CONFIG_SYS_VSC8601_SKEW_RX<<12)
Andre Schwarz1e18be12008-04-29 19:18:32 +02001493 {MIIM_VSC8601_SKEW_CTRL,VSC8101_SKEW,NULL},
1494 {MIIM_EXT_PAGE_ACCESS,0,NULL},
1495#endif
Tor Krill8b3a82f2008-03-28 15:29:45 +01001496#endif
Andre Schwarz4005e3b2008-08-19 16:07:03 +02001497 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1498 {MIIM_CONTROL, MIIM_CONTROL_RESTART, &mii_cr_init},
Tor Krill8b3a82f2008-03-28 15:29:45 +01001499 {miim_end,}
1500 },
1501 (struct phy_cmd[]){ /* startup */
1502 /* Read the Status (2x to make sure link is right) */
1503 {MIIM_STATUS, miim_read, NULL},
1504 /* Auto-negotiate */
1505 {MIIM_STATUS, miim_read, &mii_parse_sr},
1506 /* Read the status */
1507 {MIIM_VSC8244_AUX_CONSTAT, miim_read,
1508 &mii_parse_vsc8244},
1509 {miim_end,}
1510 },
1511 (struct phy_cmd[]){ /* shutdown */
1512 {miim_end,}
1513 },
1514};
1515
1516
wdenka445ddf2004-06-09 00:34:46 +00001517struct phy_info phy_info_dm9161 = {
1518 0x0181b88,
1519 "Davicom DM9161E",
1520 4,
Jon Loeligerb7ced082006-10-10 17:03:43 -05001521 (struct phy_cmd[]){ /* config */
1522 {MIIM_CONTROL, MIIM_DM9161_CR_STOP, NULL},
1523 /* Do not bypass the scrambler/descrambler */
1524 {MIIM_DM9161_SCR, MIIM_DM9161_SCR_INIT, NULL},
1525 /* Clear 10BTCSR to default */
1526 {MIIM_DM9161_10BTCSR, MIIM_DM9161_10BTCSR_INIT,
1527 NULL},
1528 /* Configure some basic stuff */
1529 {MIIM_CONTROL, MIIM_CR_INIT, NULL},
1530 /* Restart Auto Negotiation */
1531 {MIIM_CONTROL, MIIM_DM9161_CR_RSTAN, NULL},
1532 {miim_end,}
1533 },
1534 (struct phy_cmd[]){ /* startup */
1535 /* Status is read once to clear old link state */
1536 {MIIM_STATUS, miim_read, NULL},
1537 /* Auto-negotiate */
1538 {MIIM_STATUS, miim_read, &mii_parse_sr},
1539 /* Read the status */
1540 {MIIM_DM9161_SCSR, miim_read,
1541 &mii_parse_dm9161_scsr},
1542 {miim_end,}
1543 },
1544 (struct phy_cmd[]){ /* shutdown */
1545 {miim_end,}
1546 },
wdenka445ddf2004-06-09 00:34:46 +00001547};
David Updegraff0451b012007-04-20 14:34:48 -05001548/* a generic flavor. */
1549struct phy_info phy_info_generic = {
1550 0,
1551 "Unknown/Generic PHY",
1552 32,
1553 (struct phy_cmd[]) { /* config */
1554 {PHY_BMCR, PHY_BMCR_RESET, NULL},
1555 {PHY_BMCR, PHY_BMCR_AUTON|PHY_BMCR_RST_NEG, NULL},
1556 {miim_end,}
1557 },
1558 (struct phy_cmd[]) { /* startup */
1559 {PHY_BMSR, miim_read, NULL},
1560 {PHY_BMSR, miim_read, &mii_parse_sr},
1561 {PHY_BMSR, miim_read, &mii_parse_link},
1562 {miim_end,}
1563 },
1564 (struct phy_cmd[]) { /* shutdown */
1565 {miim_end,}
1566 }
1567};
1568
wdenka445ddf2004-06-09 00:34:46 +00001569
wdenkf41ff3b2005-04-04 23:43:44 +00001570uint mii_parse_lxt971_sr2(uint mii_reg, struct tsec_private *priv)
1571{
wdenke085e5b2005-04-05 23:32:21 +00001572 unsigned int speed;
1573 if (priv->link) {
1574 speed = mii_reg & MIIM_LXT971_SR2_SPEED_MASK;
wdenkf41ff3b2005-04-04 23:43:44 +00001575
wdenke085e5b2005-04-05 23:32:21 +00001576 switch (speed) {
1577 case MIIM_LXT971_SR2_10HDX:
1578 priv->speed = 10;
1579 priv->duplexity = 0;
1580 break;
1581 case MIIM_LXT971_SR2_10FDX:
1582 priv->speed = 10;
1583 priv->duplexity = 1;
1584 break;
1585 case MIIM_LXT971_SR2_100HDX:
1586 priv->speed = 100;
1587 priv->duplexity = 0;
urwithsughosh@gmail.com34b3f2e2007-09-10 14:54:56 -04001588 break;
wdenke085e5b2005-04-05 23:32:21 +00001589 default:
1590 priv->speed = 100;
1591 priv->duplexity = 1;
wdenke085e5b2005-04-05 23:32:21 +00001592 }
1593 } else {
1594 priv->speed = 0;
1595 priv->duplexity = 0;
1596 }
wdenkf41ff3b2005-04-04 23:43:44 +00001597
wdenke085e5b2005-04-05 23:32:21 +00001598 return 0;
wdenkf41ff3b2005-04-04 23:43:44 +00001599}
1600
wdenkbfad55d2005-03-14 23:56:42 +00001601static struct phy_info phy_info_lxt971 = {
1602 0x0001378e,
1603 "LXT971",
1604 4,
Jon Loeligerb7ced082006-10-10 17:03:43 -05001605 (struct phy_cmd[]){ /* config */
1606 {MIIM_CR, MIIM_CR_INIT, mii_cr_init}, /* autonegotiate */
1607 {miim_end,}
1608 },
1609 (struct phy_cmd[]){ /* startup - enable interrupts */
1610 /* { 0x12, 0x00f2, NULL }, */
1611 {MIIM_STATUS, miim_read, NULL},
1612 {MIIM_STATUS, miim_read, &mii_parse_sr},
1613 {MIIM_LXT971_SR2, miim_read, &mii_parse_lxt971_sr2},
1614 {miim_end,}
1615 },
1616 (struct phy_cmd[]){ /* shutdown - disable interrupts */
1617 {miim_end,}
1618 },
wdenkbfad55d2005-03-14 23:56:42 +00001619};
1620
Wolfgang Denkf0c4e462006-03-12 22:50:55 +01001621/* Parse the DP83865's link and auto-neg status register for speed and duplex
Jon Loeligerb7ced082006-10-10 17:03:43 -05001622 * information
1623 */
Wolfgang Denkf0c4e462006-03-12 22:50:55 +01001624uint mii_parse_dp83865_lanr(uint mii_reg, struct tsec_private *priv)
1625{
1626 switch (mii_reg & MIIM_DP83865_SPD_MASK) {
1627
1628 case MIIM_DP83865_SPD_1000:
1629 priv->speed = 1000;
1630 break;
1631
1632 case MIIM_DP83865_SPD_100:
1633 priv->speed = 100;
1634 break;
1635
1636 default:
1637 priv->speed = 10;
1638 break;
1639
1640 }
1641
1642 if (mii_reg & MIIM_DP83865_DPX_FULL)
1643 priv->duplexity = 1;
1644 else
1645 priv->duplexity = 0;
1646
1647 return 0;
1648}
1649
1650struct phy_info phy_info_dp83865 = {
1651 0x20005c7,
1652 "NatSemi DP83865",
1653 4,
Jon Loeligerb7ced082006-10-10 17:03:43 -05001654 (struct phy_cmd[]){ /* config */
1655 {MIIM_CONTROL, MIIM_DP83865_CR_INIT, NULL},
1656 {miim_end,}
1657 },
1658 (struct phy_cmd[]){ /* startup */
1659 /* Status is read once to clear old link state */
1660 {MIIM_STATUS, miim_read, NULL},
1661 /* Auto-negotiate */
1662 {MIIM_STATUS, miim_read, &mii_parse_sr},
1663 /* Read the link and auto-neg status */
1664 {MIIM_DP83865_LANR, miim_read,
1665 &mii_parse_dp83865_lanr},
1666 {miim_end,}
1667 },
1668 (struct phy_cmd[]){ /* shutdown */
1669 {miim_end,}
1670 },
Wolfgang Denkf0c4e462006-03-12 22:50:55 +01001671};
1672
Dave Liua304a282008-01-11 18:45:28 +08001673struct phy_info phy_info_rtl8211b = {
1674 0x001cc91,
1675 "RealTek RTL8211B",
1676 4,
1677 (struct phy_cmd[]){ /* config */
1678 /* Reset and configure the PHY */
1679 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1680 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1681 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1682 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1683 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1684 {miim_end,}
1685 },
1686 (struct phy_cmd[]){ /* startup */
1687 /* Status is read once to clear old link state */
1688 {MIIM_STATUS, miim_read, NULL},
1689 /* Auto-negotiate */
1690 {MIIM_STATUS, miim_read, &mii_parse_sr},
1691 /* Read the status */
1692 {MIIM_RTL8211B_PHY_STATUS, miim_read, &mii_parse_RTL8211B_sr},
1693 {miim_end,}
1694 },
1695 (struct phy_cmd[]){ /* shutdown */
1696 {miim_end,}
1697 },
1698};
1699
wdenka445ddf2004-06-09 00:34:46 +00001700struct phy_info *phy_info[] = {
wdenka445ddf2004-06-09 00:34:46 +00001701 &phy_info_cis8204,
Timur Tabi054838e2006-10-31 18:44:42 -06001702 &phy_info_cis8201,
Paul Gortmaker2bd9f1b2007-01-16 11:38:14 -05001703 &phy_info_BCM5461S,
Joe Hammaned7ad4e2007-04-30 16:47:28 -05001704 &phy_info_BCM5464S,
Zach LeRoyddb7fc72009-05-22 10:26:33 -05001705 &phy_info_BCM5482S,
wdenka445ddf2004-06-09 00:34:46 +00001706 &phy_info_M88E1011S,
wdenkbfad55d2005-03-14 23:56:42 +00001707 &phy_info_M88E1111S,
Ron Madridc1e2b582008-05-23 15:37:05 -07001708 &phy_info_M88E1118,
Sergei Poselenov7d4a2c32008-06-06 15:52:44 +02001709 &phy_info_M88E1121R,
Andy Fleming239e75f2006-09-13 10:34:18 -05001710 &phy_info_M88E1145,
Wolfgang Denk15e87572007-08-06 01:01:49 +02001711 &phy_info_M88E1149S,
wdenka445ddf2004-06-09 00:34:46 +00001712 &phy_info_dm9161,
wdenkbfad55d2005-03-14 23:56:42 +00001713 &phy_info_lxt971,
Pieter Henning9370c8b2009-02-22 23:17:15 -08001714 &phy_info_VSC8211,
Jon Loeliger5c8aa972006-04-26 17:58:56 -05001715 &phy_info_VSC8244,
Tor Krill8b3a82f2008-03-28 15:29:45 +01001716 &phy_info_VSC8601,
Poonam Aggrwalc91b5de2009-07-02 16:15:13 +05301717 &phy_info_VSC8641,
1718 &phy_info_VSC8221,
Wolfgang Denkf0c4e462006-03-12 22:50:55 +01001719 &phy_info_dp83865,
Dave Liua304a282008-01-11 18:45:28 +08001720 &phy_info_rtl8211b,
Paul Gortmakerf81b8232009-03-09 18:07:53 -05001721 &phy_info_generic, /* must be last; has ID 0 and 32 bit mask */
wdenka445ddf2004-06-09 00:34:46 +00001722 NULL
1723};
1724
wdenka445ddf2004-06-09 00:34:46 +00001725/* Grab the identifier of the device's PHY, and search through
wdenkbfad55d2005-03-14 23:56:42 +00001726 * all of the known PHYs to see if one matches. If so, return
Jon Loeligerb7ced082006-10-10 17:03:43 -05001727 * it, if not, return NULL
1728 */
1729struct phy_info *get_phy_info(struct eth_device *dev)
wdenka445ddf2004-06-09 00:34:46 +00001730{
1731 struct tsec_private *priv = (struct tsec_private *)dev->priv;
1732 uint phy_reg, phy_ID;
1733 int i;
1734 struct phy_info *theInfo = NULL;
1735
1736 /* Grab the bits from PHYIR1, and put them in the upper half */
1737 phy_reg = read_phy_reg(priv, MIIM_PHYIR1);
1738 phy_ID = (phy_reg & 0xffff) << 16;
1739
1740 /* Grab the bits from PHYIR2, and put them in the lower half */
1741 phy_reg = read_phy_reg(priv, MIIM_PHYIR2);
1742 phy_ID |= (phy_reg & 0xffff);
1743
1744 /* loop through all the known PHY types, and find one that */
1745 /* matches the ID we read from the PHY. */
Jon Loeligerb7ced082006-10-10 17:03:43 -05001746 for (i = 0; phy_info[i]; i++) {
Andy Flemingb2d14f42007-05-09 00:54:20 -05001747 if (phy_info[i]->id == (phy_ID >> phy_info[i]->shift)) {
wdenka445ddf2004-06-09 00:34:46 +00001748 theInfo = phy_info[i];
Andy Flemingb2d14f42007-05-09 00:54:20 -05001749 break;
1750 }
wdenka445ddf2004-06-09 00:34:46 +00001751 }
1752
Paul Gortmakerf81b8232009-03-09 18:07:53 -05001753 if (theInfo == &phy_info_generic) {
1754 printf("%s: No support for PHY id %x; assuming generic\n", dev->name, phy_ID);
wdenka445ddf2004-06-09 00:34:46 +00001755 } else {
Stefan Roesec0dc34f2005-09-21 18:20:22 +02001756 debug("%s: PHY is %s (%x)\n", dev->name, theInfo->name, phy_ID);
wdenka445ddf2004-06-09 00:34:46 +00001757 }
1758
1759 return theInfo;
1760}
1761
wdenka445ddf2004-06-09 00:34:46 +00001762/* Execute the given series of commands on the given device's
Jon Loeligerb7ced082006-10-10 17:03:43 -05001763 * PHY, running functions as necessary
1764 */
wdenka445ddf2004-06-09 00:34:46 +00001765void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd)
1766{
1767 int i;
1768 uint result;
Sandeep Gopalpetb5541ef2009-10-31 00:35:04 +05301769 volatile tsec_mdio_t *phyregs = priv->phyregs;
wdenka445ddf2004-06-09 00:34:46 +00001770
1771 phyregs->miimcfg = MIIMCFG_RESET;
1772
1773 phyregs->miimcfg = MIIMCFG_INIT_VALUE;
1774
Jon Loeligerb7ced082006-10-10 17:03:43 -05001775 while (phyregs->miimind & MIIMIND_BUSY) ;
wdenka445ddf2004-06-09 00:34:46 +00001776
Jon Loeligerb7ced082006-10-10 17:03:43 -05001777 for (i = 0; cmd->mii_reg != miim_end; i++) {
1778 if (cmd->mii_data == miim_read) {
wdenka445ddf2004-06-09 00:34:46 +00001779 result = read_phy_reg(priv, cmd->mii_reg);
1780
Jon Loeligerb7ced082006-10-10 17:03:43 -05001781 if (cmd->funct != NULL)
1782 (*(cmd->funct)) (result, priv);
wdenka445ddf2004-06-09 00:34:46 +00001783
1784 } else {
Jon Loeligerb7ced082006-10-10 17:03:43 -05001785 if (cmd->funct != NULL)
1786 result = (*(cmd->funct)) (cmd->mii_reg, priv);
wdenka445ddf2004-06-09 00:34:46 +00001787 else
1788 result = cmd->mii_data;
1789
1790 write_phy_reg(priv, cmd->mii_reg, result);
1791
1792 }
1793 cmd++;
1794 }
1795}
1796
Jon Loeliger82ecaad2007-07-09 17:39:42 -05001797#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
Marian Balakowiczaab8c492005-10-28 22:30:33 +02001798 && !defined(BITBANGMII)
wdenka445ddf2004-06-09 00:34:46 +00001799
wdenk78924a72004-04-18 21:45:42 +00001800/*
1801 * Read a MII PHY register.
1802 *
1803 * Returns:
wdenka445ddf2004-06-09 00:34:46 +00001804 * 0 on success
wdenk78924a72004-04-18 21:45:42 +00001805 */
Marian Balakowiczaab8c492005-10-28 22:30:33 +02001806static int tsec_miiphy_read(char *devname, unsigned char addr,
Jon Loeligerb7ced082006-10-10 17:03:43 -05001807 unsigned char reg, unsigned short *value)
wdenk78924a72004-04-18 21:45:42 +00001808{
wdenka445ddf2004-06-09 00:34:46 +00001809 unsigned short ret;
michael.firth@bt.com08384842008-01-16 11:40:51 +00001810 struct tsec_private *priv = privlist[0];
wdenk78924a72004-04-18 21:45:42 +00001811
Jon Loeligerb7ced082006-10-10 17:03:43 -05001812 if (NULL == priv) {
wdenka445ddf2004-06-09 00:34:46 +00001813 printf("Can't read PHY at address %d\n", addr);
1814 return -1;
1815 }
1816
Andy Flemingac65e072008-08-31 16:33:27 -05001817 ret = (unsigned short)tsec_local_mdio_read(priv->phyregs, addr, reg);
wdenka445ddf2004-06-09 00:34:46 +00001818 *value = ret;
wdenk78924a72004-04-18 21:45:42 +00001819
1820 return 0;
1821}
1822
1823/*
1824 * Write a MII PHY register.
1825 *
1826 * Returns:
wdenka445ddf2004-06-09 00:34:46 +00001827 * 0 on success
wdenk78924a72004-04-18 21:45:42 +00001828 */
Marian Balakowiczaab8c492005-10-28 22:30:33 +02001829static int tsec_miiphy_write(char *devname, unsigned char addr,
Jon Loeligerb7ced082006-10-10 17:03:43 -05001830 unsigned char reg, unsigned short value)
wdenk78924a72004-04-18 21:45:42 +00001831{
michael.firth@bt.com08384842008-01-16 11:40:51 +00001832 struct tsec_private *priv = privlist[0];
wdenka445ddf2004-06-09 00:34:46 +00001833
Jon Loeligerb7ced082006-10-10 17:03:43 -05001834 if (NULL == priv) {
wdenka445ddf2004-06-09 00:34:46 +00001835 printf("Can't write PHY at address %d\n", addr);
1836 return -1;
1837 }
wdenk78924a72004-04-18 21:45:42 +00001838
Andy Flemingac65e072008-08-31 16:33:27 -05001839 tsec_local_mdio_write(priv->phyregs, addr, reg, value);
wdenk78924a72004-04-18 21:45:42 +00001840
1841 return 0;
wdenk9c53f402003-10-15 23:53:47 +00001842}
wdenka445ddf2004-06-09 00:34:46 +00001843
Jon Loeliger82ecaad2007-07-09 17:39:42 -05001844#endif
wdenka445ddf2004-06-09 00:34:46 +00001845
David Updegraff7280da72007-06-11 10:41:07 -05001846#ifdef CONFIG_MCAST_TFTP
1847
1848/* CREDITS: linux gianfar driver, slightly adjusted... thanx. */
1849
1850/* Set the appropriate hash bit for the given addr */
1851
1852/* The algorithm works like so:
1853 * 1) Take the Destination Address (ie the multicast address), and
1854 * do a CRC on it (little endian), and reverse the bits of the
1855 * result.
1856 * 2) Use the 8 most significant bits as a hash into a 256-entry
1857 * table. The table is controlled through 8 32-bit registers:
1858 * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is
1859 * gaddr7. This means that the 3 most significant bits in the
1860 * hash index which gaddr register to use, and the 5 other bits
1861 * indicate which bit (assuming an IBM numbering scheme, which
1862 * for PowerPC (tm) is usually the case) in the tregister holds
1863 * the entry. */
1864static int
1865tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set)
1866{
1867 struct tsec_private *priv = privlist[1];
1868 volatile tsec_t *regs = priv->regs;
1869 volatile u32 *reg_array, value;
1870 u8 result, whichbit, whichreg;
1871
1872 result = (u8)((ether_crc(MAC_ADDR_LEN,mcast_mac) >> 24) & 0xff);
1873 whichbit = result & 0x1f; /* the 5 LSB = which bit to set */
1874 whichreg = result >> 5; /* the 3 MSB = which reg to set it in */
1875 value = (1 << (31-whichbit));
1876
1877 reg_array = &(regs->hash.gaddr0);
1878
1879 if (set) {
1880 reg_array[whichreg] |= value;
1881 } else {
1882 reg_array[whichreg] &= ~value;
1883 }
1884 return 0;
1885}
1886#endif /* Multicast TFTP ? */