blob: 925e7ae3dbc5d6d6c9bc8228f45f72828d8aa4c6 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Christian Gmeiner5ad7c162014-10-02 13:33:46 +02002/*
3 * Copyright (C) 2010-2013 Freescale Semiconductor, Inc.
4 * Copyright (C) 2014 Bachmann electronic GmbH
Christian Gmeiner5ad7c162014-10-02 13:33:46 +02005 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
10#include "mx6_common.h"
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020011
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020012/* Size of malloc() pool */
13#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
14
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020015/* UART Configs */
16#define CONFIG_MXC_UART
17#define CONFIG_MXC_UART_BASE UART1_BASE
18
19/* SF Configs */
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020020
21/* IO expander */
22#define CONFIG_PCA953X
23#define CONFIG_SYS_I2C_PCA953X_ADDR 0x20
24#define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x20, 16} }
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020025
26/* I2C Configs */
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020027#define CONFIG_SYS_I2C
28#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +020029#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
30#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf1a52162015-03-20 10:20:40 -070031#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020032#define CONFIG_SYS_I2C_SPEED 100000
33
34/* OCOTP Configs */
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020035#define CONFIG_IMX_OTP
36#define IMX_OTP_BASE OCOTP_BASE_ADDR
37#define IMX_OTP_ADDR_MAX 0x7F
38#define IMX_OTP_DATA_ERROR_VAL 0xBADABADA
39#define IMX_OTPWRITE_ENABLED
40
41/* MMC Configs */
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020042#define CONFIG_SYS_FSL_ESDHC_ADDR 0
43#define CONFIG_SYS_FSL_USDHC_NUM 2
44
Christian Gmeinerb2a03fd2014-11-10 14:35:48 +010045/* USB Configs */
Christian Gmeinerb2a03fd2014-11-10 14:35:48 +010046#define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
47#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
48
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020049/*
50 * SATA Configs
51 */
52#ifdef CONFIG_CMD_SATA
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020053#define CONFIG_SYS_SATA_MAX_DEVICE 1
54#define CONFIG_DWC_AHSATA_PORT_ID 0
55#define CONFIG_DWC_AHSATA_BASE_ADDR SATA_ARB_BASE_ADDR
56#define CONFIG_LBA48
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020057#endif
58
Christian Gmeinerd8e33c42015-01-19 17:26:48 +010059/* SPL */
60#ifdef CONFIG_SPL
61#include "imx6_spl.h"
Christian Gmeinerd8e33c42015-01-19 17:26:48 +010062#define CONFIG_SYS_SPI_U_BOOT_OFFS (64 * 1024)
Christian Gmeinerd8e33c42015-01-19 17:26:48 +010063#endif
64
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020065#define CONFIG_FEC_MXC
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020066#define IMX_FEC_BASE ENET_BASE_ADDR
67#define CONFIG_FEC_XCV_TYPE MII100
68#define CONFIG_ETHPRIME "FEC"
69#define CONFIG_FEC_MXC_PHYADDR 0x5
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020070#define CONFIG_PHY_SMSC
71
Christian Gmeinerf2a73992015-02-11 15:20:25 +010072#ifndef CONFIG_SPL
Christian Gmeinerf2a73992015-02-11 15:20:25 +010073#define CONFIG_ENV_EEPROM_IS_ON_I2C
74#define CONFIG_SYS_I2C_EEPROM_BUS 1
75#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
76#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
77#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
Christian Gmeinerf2a73992015-02-11 15:20:25 +010078#endif
79
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020080#define CONFIG_PREBOOT ""
81
Christian Gmeiner2f1d2412017-06-08 09:37:26 +020082/* Thermal support */
83#define CONFIG_IMX_THERMAL
84
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020085/* Physical Memory Map */
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020086#define PHYS_SDRAM MMDC0_ARB_BASE_ADDR
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020087
88#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
89#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
90#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
91
92#define CONFIG_SYS_INIT_SP_OFFSET \
93 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
94#define CONFIG_SYS_INIT_SP_ADDR \
95 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
96
Peter Robinson4b671502015-05-22 17:30:45 +010097/* Environment organization */
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020098#define CONFIG_ENV_SIZE (64 * 1024) /* 64 kb */
99#define CONFIG_ENV_OFFSET (1024 * 1024)
100/* M25P16 has an erase size of 64 KiB */
101#define CONFIG_ENV_SECT_SIZE (64 * 1024)
Christian Gmeiner5ad7c162014-10-02 13:33:46 +0200102
Christian Gmeiner5ad7c162014-10-02 13:33:46 +0200103#define CONFIG_BOOTP_SERVERIP
104#define CONFIG_BOOTP_BOOTFILE
105
106#endif /* __CONFIG_H */