blob: ce3a899480064c7e4919bec1bc831c0f0b389eb9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Ilya Yanok622aa202010-09-17 23:41:50 +02002/*
3 * Copyright (C) 2009-2010 Freescale Semiconductor, Inc.
4 * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com
5 *
Ilya Yanok622aa202010-09-17 23:41:50 +02006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 */
14#define CONFIG_E300 1 /* E300 family */
Ilya Yanok622aa202010-09-17 23:41:50 +020015
16/*
17 * On-board devices
18 *
19 * TSECs
20 */
21#define CONFIG_TSEC1
22#define CONFIG_TSEC2
23
Ilya Yanok622aa202010-09-17 23:41:50 +020024#define CONFIG_SYS_GPIO1_PRELIM
25/* GPIO Default input/output settings */
26#define CONFIG_SYS_GPIO1_DIR 0x7AAF8C00
27/*
28 * Default GPIO values:
29 * LED#1 enabled; WLAN enabled; Both COM LED on (orange)
30 */
31#define CONFIG_SYS_GPIO1_DAT 0x08008C00
32
33/*
Ilya Yanok622aa202010-09-17 23:41:50 +020034 * SERDES
35 */
36#define CONFIG_FSL_SERDES
37#define CONFIG_FSL_SERDES1 0xe3000
38
Ilya Yanok622aa202010-09-17 23:41:50 +020039/*
40 * DDR Setup
41 */
42#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
43#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
44#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
45#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
46#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
47 | DDRCDR_PZ_LOZ \
48 | DDRCDR_NZ_LOZ \
49 | DDRCDR_ODT \
50 | DDRCDR_Q_DRN)
51 /* 0x7b880001 */
52/*
53 * Manually set up DDR parameters
54 * consist of two chips HY5PS12621BFP-C4 from HYNIX
55 */
56
57#define CONFIG_SYS_DDR_SIZE 128 /* MB */
58
59#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
60#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershbergercc03b802011-10-11 23:57:29 -050061 | CSCONFIG_ODT_RD_NEVER \
62 | CSCONFIG_ODT_WR_ONLY_CURRENT \
63 | CSCONFIG_ROW_BIT_13 \
64 | CSCONFIG_COL_BIT_10)
65 /* 0x80010102 */
Ilya Yanok622aa202010-09-17 23:41:50 +020066#define CONFIG_SYS_DDR_TIMING_3 0x00000000
67#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
68 | (0 << TIMING_CFG0_WRT_SHIFT) \
69 | (0 << TIMING_CFG0_RRT_SHIFT) \
70 | (0 << TIMING_CFG0_WWT_SHIFT) \
71 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
72 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
73 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
74 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
75 /* 0x00220802 */
76#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
77 | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
78 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
79 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
80 | (6 << TIMING_CFG1_REFREC_SHIFT) \
81 | (2 << TIMING_CFG1_WRREC_SHIFT) \
82 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
83 | (2 << TIMING_CFG1_WRTORD_SHIFT))
84 /* 0x27256222 */
85#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
86 | (4 << TIMING_CFG2_CPO_SHIFT) \
87 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
88 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
89 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
90 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
91 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
92 /* 0x121048c5 */
93#define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
94 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
95 /* 0x03600100 */
96#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
97 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershbergercc03b802011-10-11 23:57:29 -050098 | SDRAM_CFG_DBW_32)
Ilya Yanok622aa202010-09-17 23:41:50 +020099 /* 0x43080000 */
100
101#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
102#define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
103 | (0x0232 << SDRAM_MODE_SD_SHIFT))
104 /* ODT 150ohm CL=3, AL=1 on SDRAM */
105#define CONFIG_SYS_DDR_MODE2 0x00000000
106
107/*
108 * Memory test
109 */
110#define CONFIG_SYS_MEMTEST_START 0x00001000 /* memtest region */
111#define CONFIG_SYS_MEMTEST_END 0x07f00000
112
113/*
114 * The reserved memory
115 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200116#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Ilya Yanok622aa202010-09-17 23:41:50 +0200117
118#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
119#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
120
121/*
122 * Initial RAM Base Address Setup
123 */
124#define CONFIG_SYS_INIT_RAM_LOCK 1
125#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Joe Hershberger49b77542011-10-11 23:57:24 -0500126#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Ilya Yanok622aa202010-09-17 23:41:50 +0200127#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200128 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Ilya Yanok622aa202010-09-17 23:41:50 +0200129
130/*
131 * Local Bus Configuration & Clock Setup
132 */
133#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
134#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
135#define CONFIG_SYS_LBC_LBCR 0x00040000
136
137/*
138 * FLASH on the Local Bus
139 */
Ilya Yanok622aa202010-09-17 23:41:50 +0200140#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
141
142#define CONFIG_SYS_FLASH_BASE 0xFC000000 /* FLASH base address */
143#define CONFIG_SYS_FLASH_SIZE 64 /* FLASH size is 64M */
Ilya Yanok622aa202010-09-17 23:41:50 +0200144
Ilya Yanok622aa202010-09-17 23:41:50 +0200145
146#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
147#define CONFIG_SYS_MAX_FLASH_SECT 512
148
149/* Flash Erase Timeout (ms) */
150#define CONFIG_SYS_FLASH_ERASE_TOUT (1000 * 1024)
151/* Flash Write Timeout (ms) */
152#define CONFIG_SYS_FLASH_WRITE_TOUT (500 * 1024)
153
154/*
155 * SJA1000 CAN controller on Local Bus
156 */
Joe Hershberger49b77542011-10-11 23:57:24 -0500157#define CONFIG_SYS_SJA1000_BASE 0xFBFF0000
Mario Sixc1e29d92019-01-21 09:18:01 +0100158
Ilya Yanok622aa202010-09-17 23:41:50 +0200159
Ilya Yanok622aa202010-09-17 23:41:50 +0200160/*
161 * CPLD on Local Bus
162 */
Joe Hershberger49b77542011-10-11 23:57:24 -0500163#define CONFIG_SYS_CPLD_BASE 0xFBFF8000
Mario Sixc1e29d92019-01-21 09:18:01 +0100164
Ilya Yanok622aa202010-09-17 23:41:50 +0200165
Ilya Yanok622aa202010-09-17 23:41:50 +0200166/*
167 * Serial Port
168 */
Ilya Yanok622aa202010-09-17 23:41:50 +0200169#undef CONFIG_SERIAL_SOFTWARE_FIFO
Ilya Yanok622aa202010-09-17 23:41:50 +0200170#define CONFIG_SYS_NS16550_SERIAL
171#define CONFIG_SYS_NS16550_REG_SIZE 1
172#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
173
174#define CONFIG_SYS_BAUDRATE_TABLE \
175 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
176
177#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
178#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
179
Ilya Yanok622aa202010-09-17 23:41:50 +0200180/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200181#define CONFIG_SYS_I2C
182#define CONFIG_SYS_I2C_FSL
183#define CONFIG_SYS_FSL_I2C_SPEED 400000
184#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
185#define CONFIG_SYS_FSL_I2C2_SPEED 400000
186#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
187#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
188#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Ilya Yanok622aa202010-09-17 23:41:50 +0200189
190/*
191 * General PCI
192 * Addresses are mapped 1-1.
193 */
194#define CONFIG_SYS_PCIE1_BASE 0xA0000000
195#define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
196#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
197#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
198#define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
199#define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
200#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
201#define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
202#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
203
204/* enable PCIE clock */
205#define CONFIG_SYS_SCCR_PCIEXP1CM 1
206
Gabor Juhosb4458732013-05-30 07:06:12 +0000207#define CONFIG_PCI_INDIRECT_BRIDGE
Ilya Yanok622aa202010-09-17 23:41:50 +0200208#define CONFIG_PCIE
209
Ilya Yanok622aa202010-09-17 23:41:50 +0200210#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
211#define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
212
213/*
214 * TSEC
215 */
Ilya Yanok622aa202010-09-17 23:41:50 +0200216#define CONFIG_SYS_TSEC1_OFFSET 0x24000
217#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
218#define CONFIG_SYS_TSEC2_OFFSET 0x25000
219#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
220
221/*
222 * TSEC ethernet configuration
223 */
Ilya Yanok622aa202010-09-17 23:41:50 +0200224#define CONFIG_TSEC1_NAME "eTSEC0"
225#define CONFIG_TSEC2_NAME "eTSEC1"
226#define TSEC1_PHY_ADDR 1
227#define TSEC2_PHY_ADDR 2
228#define TSEC1_PHYIDX 0
229#define TSEC2_PHYIDX 0
230#define TSEC1_FLAGS 0
231#define TSEC2_FLAGS 0
232
233/* Options are: eTSEC[0-1] */
234#define CONFIG_ETHPRIME "eTSEC0"
235
236/*
237 * Environment
238 */
Ilya Yanok622aa202010-09-17 23:41:50 +0200239#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
240 CONFIG_SYS_MONITOR_LEN)
241#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
242#define CONFIG_ENV_SIZE 0x2000
243#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
244#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
245
246#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
247#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
248
249/*
250 * BOOTP options
251 */
252#define CONFIG_BOOTP_BOOTFILESIZE
Ilya Yanok622aa202010-09-17 23:41:50 +0200253
254/*
255 * Command line configuration.
256 */
Ilya Yanok622aa202010-09-17 23:41:50 +0200257
Ilya Yanok622aa202010-09-17 23:41:50 +0200258/*
259 * Miscellaneous configurable options
260 */
Ilya Yanok622aa202010-09-17 23:41:50 +0200261#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Ilya Yanok622aa202010-09-17 23:41:50 +0200262
263#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
264
Ilya Yanok622aa202010-09-17 23:41:50 +0200265/* Boot Argument Buffer Size */
266#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Ilya Yanok622aa202010-09-17 23:41:50 +0200267
268/*
269 * For booting Linux, the board info and command line data
270 * have to be in the first 8 MB of memory, since this is
271 * the maximum mapped by the Linux kernel during initialization.
272 */
Kim Phillips363429f2010-09-22 15:36:27 -0500273#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Ilya Yanok622aa202010-09-17 23:41:50 +0200274
275/*
Ilya Yanok622aa202010-09-17 23:41:50 +0200276 * Environment Configuration
277 */
278
279#define CONFIG_ENV_OVERWRITE
280
281#if defined(CONFIG_TSEC_ENET)
282#define CONFIG_HAS_ETH0
283#define CONFIG_HAS_ETH1
284#endif
285
Ilya Yanok622aa202010-09-17 23:41:50 +0200286#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
287
Ilya Yanok622aa202010-09-17 23:41:50 +0200288
Ilya Yanok622aa202010-09-17 23:41:50 +0200289#define CONFIG_EXTRA_ENV_SETTINGS \
290 "netdev=eth0\0" \
291 "consoledev=ttyS0\0" \
292 "nfsargs=setenv bootargs root=/dev/nfs rw " \
293 "nfsroot=${serverip}:${rootpath}\0" \
294 "ramargs=setenv bootargs root=/dev/ram rw\0" \
295 "addip=setenv bootargs ${bootargs} " \
296 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
297 ":${hostname}:${netdev}:off panic=1\0" \
298 "addtty=setenv bootargs ${bootargs}" \
299 " console=${consoledev},${baudrate}\0" \
300 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
301 "addmisc=setenv bootargs ${bootargs}\0" \
302 "kernel_addr=FC0A0000\0" \
303 "fdt_addr=FC2A0000\0" \
304 "ramdisk_addr=FC2C0000\0" \
305 "u-boot=mpc8308_p1m/u-boot.bin\0" \
306 "kernel_addr_r=1000000\0" \
307 "fdt_addr_r=C00000\0" \
308 "hostname=mpc8308_p1m\0" \
309 "bootfile=mpc8308_p1m/uImage\0" \
310 "fdtfile=mpc8308_p1m/mpc8308_p1m.dtb\0" \
311 "rootpath=/opt/eldk-4.2/ppc_6xx\0" \
312 "flash_self=run ramargs addip addtty addmtd addmisc;" \
313 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
314 "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \
315 "bootm ${kernel_addr} - ${fdt_addr}\0" \
316 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
317 "tftp ${fdt_addr_r} ${fdtfile};" \
318 "run nfsargs addip addtty addmtd addmisc;" \
319 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
320 "bootcmd=run flash_self\0" \
321 "load=tftp ${loadaddr} ${u-boot}\0" \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200322 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
323 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
Ilya Yanok622aa202010-09-17 23:41:50 +0200324 " +${filesize};cp.b ${fileaddr} " \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200325 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \
Ilya Yanok622aa202010-09-17 23:41:50 +0200326 "upd=run load update\0" \
327
328#endif /* __CONFIG_H */