blob: 08185894b8e8fc7ee3001b015f3377db1dc1a187 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Holger Brunck3bf8b982012-03-21 13:42:46 +01002/*
3 * (C) Copyright 2012
4 * Holger Brunck, Keymile GmbH Hannover, <holger.brunck@keymile.com>
5 * Christian Herzig, Keymile AG Switzerland, <christian.herzig@keymile.com>
Holger Brunck3bf8b982012-03-21 13:42:46 +01006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/* KMBEC FPGA (PRIO) */
12#define CONFIG_SYS_KMBEC_FPGA_BASE 0xE8000000
13#define CONFIG_SYS_KMBEC_FPGA_SIZE 64
14
Mario Six790d8442018-03-28 14:38:20 +020015#define CONFIG_HOSTNAME "kmcoge5ne"
Holger Brunck3bf8b982012-03-21 13:42:46 +010016#define CONFIG_KM_BOARD_NAME "kmcoge5ne"
17#define CONFIG_KM_DEF_NETDEV "netdev=eth1\0"
Holger Brunck154772c2013-01-21 03:55:23 +000018#define CONFIG_NAND_ECC_BCH
Holger Brunck3bf8b982012-03-21 13:42:46 +010019#define CONFIG_NAND_KMETER1
20#define CONFIG_SYS_MAX_NAND_DEVICE 1
21#define NAND_MAX_CHIPS 1
22#define CONFIG_SYS_NAND_BASE CONFIG_SYS_KMBEC_FPGA_BASE /* PRIO_BASE_ADDRESS */
23
24#define CONFIG_KM_UBI_PARTITION_NAME_BOOT "ubi0"
25#define CONFIG_KM_UBI_PARTITION_NAME_APP "ubi1"
Holger Brunck3bf8b982012-03-21 13:42:46 +010026
27/*
28 * High Level Configuration Options
29 */
30#define CONFIG_QE /* Has QE */
Holger Brunck3bf8b982012-03-21 13:42:46 +010031
Mario Sixcb791a82019-01-21 09:17:34 +010032/* include common defines/options for all Keymile boards */
33#include "km/keymile-common.h"
34#include "km/km-powerpc.h"
35
36/*
37 * System Clock Setup
38 */
39#define CONFIG_83XX_CLKIN 66000000
40#define CONFIG_SYS_CLK_FREQ 66000000
41#define CONFIG_83XX_PCICLK 66000000
42
43/*
Mario Sixcb791a82019-01-21 09:17:34 +010044 * DDR Setup
45 */
46#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
47#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
48#define CONFIG_SYS_SDRAM_BASE2 (CONFIG_SYS_SDRAM_BASE + 0x10000000) /* +256M */
49
50#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
51#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
52 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
53
54#define CFG_83XX_DDR_USES_CS0
55
56/*
57 * Manually set up DDR parameters
58 */
59#define CONFIG_DDR_II
60#define CONFIG_SYS_DDR_SIZE 2048 /* MB */
61
62/*
63 * The reserved memory
64 */
65#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
66#define CONFIG_SYS_FLASH_BASE 0xF0000000
67
68#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
69#define CONFIG_SYS_RAMBOOT
70#endif
71
72/* Reserve 768 kB for Mon */
73#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
74
75/*
76 * Initial RAM Base Address Setup
77 */
78#define CONFIG_SYS_INIT_RAM_LOCK
79#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
80#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* End of used area in RAM */
81#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
82 GENERATED_GBL_DATA_SIZE)
83
84/*
85 * Init Local Bus Memory Controller:
86 *
87 * Bank Bus Machine PortSz Size Device
88 * ---- --- ------- ------ ----- ------
89 * 0 Local GPCM 16 bit 256MB FLASH
90 * 1 Local GPCM 8 bit 128MB GPIO/PIGGY
91 *
92 */
93/*
94 * FLASH on the Local Bus
95 */
96#define CONFIG_SYS_FLASH_SIZE 256 /* max FLASH size is 256M */
97
Mario Sixcb791a82019-01-21 09:17:34 +010098
99#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
100#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
101#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
102
103/*
104 * PRIO1/PIGGY on the local bus CS1
105 */
Mario Sixc1e29d92019-01-21 09:18:01 +0100106
Mario Sixcb791a82019-01-21 09:17:34 +0100107
108/*
109 * Serial Port
110 */
111#define CONFIG_SYS_NS16550_SERIAL
112#define CONFIG_SYS_NS16550_REG_SIZE 1
113#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
114
115#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
116#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
117
118/*
119 * QE UEC ethernet configuration
120 */
121#define CONFIG_UEC_ETH
122#define CONFIG_ETHPRIME "UEC0"
123
Mario Sixcb791a82019-01-21 09:17:34 +0100124#define CONFIG_UEC_ETH1 /* GETH1 */
125#define UEC_VERBOSE_DEBUG 1
Mario Sixcb791a82019-01-21 09:17:34 +0100126
127#ifdef CONFIG_UEC_ETH1
128#define CONFIG_SYS_UEC1_UCC_NUM 3 /* UCC4 */
129#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE /* not used in RMII Mode */
130#define CONFIG_SYS_UEC1_TX_CLK QE_CLK17
131#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
132#define CONFIG_SYS_UEC1_PHY_ADDR 0
133#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
134#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
135#endif
136
137/*
138 * Environment
139 */
140
141#ifndef CONFIG_SYS_RAMBOOT
142#ifndef CONFIG_ENV_ADDR
143#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
144 CONFIG_SYS_MONITOR_LEN)
145#endif
146#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
147#ifndef CONFIG_ENV_OFFSET
148#define CONFIG_ENV_OFFSET (CONFIG_SYS_MONITOR_LEN)
149#endif
150
151/* Address and size of Redundant Environment Sector */
152#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
153 CONFIG_ENV_SECT_SIZE)
154#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
155
156#else /* CFG_SYS_RAMBOOT */
157#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
158#define CONFIG_ENV_SIZE 0x2000
159#endif /* CFG_SYS_RAMBOOT */
160
161/* I2C */
162#define CONFIG_SYS_I2C
163#define CONFIG_SYS_NUM_I2C_BUSES 4
164#define CONFIG_SYS_I2C_MAX_HOPS 1
165#define CONFIG_SYS_I2C_FSL
166#define CONFIG_SYS_FSL_I2C_SPEED 200000
167#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
168#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
169#define CONFIG_SYS_I2C_OFFSET 0x3000
170#define CONFIG_SYS_FSL_I2C2_SPEED 200000
171#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
172#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
173#define CONFIG_SYS_I2C_BUSES {{0, {I2C_NULL_HOP} }, \
174 {0, {{I2C_MUX_PCA9547, 0x70, 2} } }, \
175 {0, {{I2C_MUX_PCA9547, 0x70, 1} } }, \
176 {1, {I2C_NULL_HOP} } }
177
178#define CONFIG_KM_IVM_BUS 2 /* I2C2 (Mux-Port 1)*/
179
180#if defined(CONFIG_CMD_NAND)
181#define CONFIG_NAND_KMETER1
182#define CONFIG_SYS_MAX_NAND_DEVICE 1
183#define CONFIG_SYS_NAND_BASE CONFIG_SYS_KMBEC_FPGA_BASE
184#endif
185
186/*
187 * For booting Linux, the board info and command line data
188 * have to be in the first 8 MB of memory, since this is
189 * the maximum mapped by the Linux kernel during initialization.
190 */
191#define CONFIG_SYS_BOOTMAPSZ (8 << 20)
192
193/*
Mario Sixcb791a82019-01-21 09:17:34 +0100194 * Internal Definitions
195 */
196#define BOOTFLASH_START 0xF0000000
197
198#define CONFIG_KM_CONSOLE_TTY "ttyS0"
199
200/*
201 * Environment Configuration
202 */
203#define CONFIG_ENV_OVERWRITE
204#ifndef CONFIG_KM_DEF_ENV /* if not set by keymile-common.h */
205#define CONFIG_KM_DEF_ENV "km-common=empty\0"
206#endif
207
208#ifndef CONFIG_KM_DEF_ARCH
209#define CONFIG_KM_DEF_ARCH "arch=ppc_82xx\0"
210#endif
211
212#define CONFIG_EXTRA_ENV_SETTINGS \
213 CONFIG_KM_DEF_ENV \
214 CONFIG_KM_DEF_ARCH \
215 "newenv=" \
216 "prot off "__stringify(CONFIG_ENV_ADDR)" +0x40000 && " \
217 "era "__stringify(CONFIG_ENV_ADDR)" +0x40000\0" \
218 "unlock=yes\0" \
219 ""
220
221#if defined(CONFIG_UEC_ETH)
222#define CONFIG_HAS_ETH0
223#endif
Holger Brunck3bf8b982012-03-21 13:42:46 +0100224
225/*
226 * System IO Setup
227 */
228#define CONFIG_SYS_SICRH (SICRH_UC1EOBI | SICRH_UC2E1OBI)
229
Holger Brunck3bf8b982012-03-21 13:42:46 +0100230/**
231 * DDR RAM settings
232 */
233#define CONFIG_SYS_DDR_SDRAM_CFG (\
234 SDRAM_CFG_SDRAM_TYPE_DDR2 | \
235 SDRAM_CFG_SREN | \
236 SDRAM_CFG_HSE)
237
238#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
239
Holger Brunck3bf8b982012-03-21 13:42:46 +0100240/**
241 * KMCOGE5NE has 512 MB RAM
242 */
243#define CONFIG_SYS_DDR_CS0_CONFIG (\
244 CSCONFIG_EN | \
245 CSCONFIG_AP | \
Valentin Longchamp9c36b472015-11-17 10:53:33 +0100246 CSCONFIG_ODT_WR_ONLY_CURRENT | \
Holger Brunck3bf8b982012-03-21 13:42:46 +0100247 CSCONFIG_BANK_BIT_3 | \
248 CSCONFIG_ROW_BIT_13 | \
249 CSCONFIG_COL_BIT_10)
Holger Brunck3bf8b982012-03-21 13:42:46 +0100250
251#define CONFIG_SYS_DDR_CLK_CNTL (\
252 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
253
254#define CONFIG_SYS_DDR_INTERVAL (\
255 (0x080 << SDRAM_INTERVAL_BSTOPRE_SHIFT) | \
256 (0x203 << SDRAM_INTERVAL_REFINT_SHIFT))
257
258#define CONFIG_SYS_DDR_CS0_BNDS 0x0000007f
259
260#define CONFIG_SYS_DDRCDR (\
261 DDRCDR_EN | \
262 DDRCDR_Q_DRN)
263#define CONFIG_SYS_DDR_MODE 0x47860452
264#define CONFIG_SYS_DDR_MODE2 0x8080c000
265
266#define CONFIG_SYS_DDR_TIMING_0 (\
267 (2 << TIMING_CFG0_MRS_CYC_SHIFT) | \
268 (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
269 (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) | \
270 (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) | \
271 (0 << TIMING_CFG0_WWT_SHIFT) | \
272 (0 << TIMING_CFG0_RRT_SHIFT) | \
273 (0 << TIMING_CFG0_WRT_SHIFT) | \
274 (0 << TIMING_CFG0_RWT_SHIFT))
275
276#define CONFIG_SYS_DDR_TIMING_1 ((TIMING_CFG1_CASLAT_50) | \
277 (2 << TIMING_CFG1_WRTORD_SHIFT) | \
278 (2 << TIMING_CFG1_ACTTOACT_SHIFT) | \
279 (3 << TIMING_CFG1_WRREC_SHIFT) | \
280 (7 << TIMING_CFG1_REFREC_SHIFT) | \
281 (3 << TIMING_CFG1_ACTTORW_SHIFT) | \
282 (8 << TIMING_CFG1_ACTTOPRE_SHIFT) | \
283 (3 << TIMING_CFG1_PRETOACT_SHIFT))
284
285#define CONFIG_SYS_DDR_TIMING_2 (\
286 (0xa << TIMING_CFG2_FOUR_ACT_SHIFT) | \
287 (3 << TIMING_CFG2_CKE_PLS_SHIFT) | \
288 (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) | \
289 (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) | \
290 (4 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) | \
291 (5 << TIMING_CFG2_CPO_SHIFT) | \
292 (0 << TIMING_CFG2_ADD_LAT_SHIFT))
293
294#define CONFIG_SYS_DDR_TIMING_3 0x00000000
295
296/* EEprom support */
297#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
298
299/*
300 * Local Bus Configuration & Clock Setup
301 */
302#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
303#define CONFIG_SYS_LCRR_EADC LCRR_EADC_2
304#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
305
306/*
307 * PAXE on the local bus CS3
308 */
309#define CONFIG_SYS_PAXE_BASE 0xA0000000
310#define CONFIG_SYS_PAXE_SIZE 256
311
Holger Brunck3bf8b982012-03-21 13:42:46 +0100312
Holger Brunck3bf8b982012-03-21 13:42:46 +0100313/*
314 * BFTIC3 on the local bus CS4
315 */
316#define CONFIG_SYS_BFTIC3_BASE 0xB0000000
317#define CONFIG_SYS_BFTIC3_SIZE 256
318
Holger Brunck3bf8b982012-03-21 13:42:46 +0100319
Thomas Herzmann94fbf522012-05-04 10:55:56 +0200320/* enable POST tests */
321#define CONFIG_POST (CONFIG_SYS_POST_MEMORY|CONFIG_SYS_POST_MEM_REGIONS)
322#define CONFIG_POST_EXTERNAL_WORD_FUNCS /* use own functions, not generic */
323#define CPM_POST_WORD_ADDR CONFIG_SYS_MEMTEST_END
324#define CONFIG_TESTPIN_REG gprt3 /* for kmcoge5ne */
325#define CONFIG_TESTPIN_MASK 0x20 /* for kmcoge5ne */
Thomas Herzmann94fbf522012-05-04 10:55:56 +0200326
Holger Brunck3bf8b982012-03-21 13:42:46 +0100327#endif /* CONFIG */