blob: 195d62ce50d8a6fd74279f1f6c0235f40956e599 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Dave Liue740c462006-12-07 21:13:15 +08002/*
3 * Copyright (C) 2006 Freescale Semiconductor, Inc.
Dave Liue740c462006-12-07 21:13:15 +08004 */
5
6#ifndef __CONFIG_H
7#define __CONFIG_H
8
Dave Liue740c462006-12-07 21:13:15 +08009/*
10 * High Level Configuration Options
11 */
12#define CONFIG_E300 1 /* E300 family */
13#define CONFIG_QE 1 /* Has QE */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020014
Dave Liue740c462006-12-07 21:13:15 +080015/*
Dave Liue740c462006-12-07 21:13:15 +080016 * System IO Config
17 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020018#define CONFIG_SYS_SICRL 0x00000000
Dave Liue740c462006-12-07 21:13:15 +080019
Dave Liue740c462006-12-07 21:13:15 +080020/*
Dave Liue740c462006-12-07 21:13:15 +080021 * DDR Setup
22 */
Joe Hershbergerb88888d2011-10-11 23:57:13 -050023#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
24#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020025#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Joe Hershbergerb88888d2011-10-11 23:57:13 -050026#define CONFIG_SYS_DDRCDR 0x73000002 /* DDR II voltage is 1.8V */
Dave Liue740c462006-12-07 21:13:15 +080027
28#undef CONFIG_SPD_EEPROM
29#if defined(CONFIG_SPD_EEPROM)
30/* Determine DDR configuration from I2C interface
31 */
32#define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */
33#else
34/* Manually set up DDR parameters
35 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020036#define CONFIG_SYS_DDR_SIZE 128 /* MB */
Joe Hershbergercc03b802011-10-11 23:57:29 -050037#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
38 | CSCONFIG_AP \
39 | CSCONFIG_ODT_WR_CFG \
40 | CSCONFIG_ROW_BIT_13 \
41 | CSCONFIG_COL_BIT_10)
42 /* 0x80840102 */
43#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
44 | (0 << TIMING_CFG0_WRT_SHIFT) \
45 | (0 << TIMING_CFG0_RRT_SHIFT) \
46 | (0 << TIMING_CFG0_WWT_SHIFT) \
47 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
48 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
49 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
50 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
51 /* 0x00220802 */
52#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
53 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
54 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
55 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
56 | (13 << TIMING_CFG1_REFREC_SHIFT) \
57 | (3 << TIMING_CFG1_WRREC_SHIFT) \
58 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
59 | (2 << TIMING_CFG1_WRTORD_SHIFT))
60 /* 0x3935D322 */
61#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
62 | (31 << TIMING_CFG2_CPO_SHIFT) \
63 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
64 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
65 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
66 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
67 | (10 << TIMING_CFG2_FOUR_ACT_SHIFT))
68 /* 0x0F9048CA */
Joe Hershbergerb88888d2011-10-11 23:57:13 -050069#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershbergercc03b802011-10-11 23:57:29 -050070#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
71 /* 0x02000000 */
72#define CONFIG_SYS_DDR_MODE ((0x4440 << SDRAM_MODE_ESD_SHIFT) \
73 | (0x0232 << SDRAM_MODE_SD_SHIFT))
74 /* 0x44400232 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_DDR_MODE2 0x8000c000
Joe Hershbergercc03b802011-10-11 23:57:29 -050076#define CONFIG_SYS_DDR_INTERVAL ((800 << SDRAM_INTERVAL_REFINT_SHIFT) \
77 | (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
78 /* 0x03200064 */
Joe Hershbergerb88888d2011-10-11 23:57:13 -050079#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
Joe Hershbergercc03b802011-10-11 23:57:29 -050080#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
81 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
82 | SDRAM_CFG_32_BE)
83 /* 0x43080000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Dave Liue740c462006-12-07 21:13:15 +080085#endif
86
87/*
88 * Memory test
89 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
91#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
92#define CONFIG_SYS_MEMTEST_END 0x00100000
Dave Liue740c462006-12-07 21:13:15 +080093
94/*
95 * The reserved memory
96 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +020097#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Dave Liue740c462006-12-07 21:13:15 +080098
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
100#define CONFIG_SYS_RAMBOOT
Dave Liue740c462006-12-07 21:13:15 +0800101#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#undef CONFIG_SYS_RAMBOOT
Dave Liue740c462006-12-07 21:13:15 +0800103#endif
104
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao349a0152016-07-08 11:25:14 +0800106#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Timur Tabifc5e8792012-03-17 17:44:00 -0500107#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Dave Liue740c462006-12-07 21:13:15 +0800108
109/*
110 * Initial RAM Base Address Setup
111 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershbergerb88888d2011-10-11 23:57:13 -0500113#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM addr */
114#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
115#define CONFIG_SYS_GBL_DATA_OFFSET \
116 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dave Liue740c462006-12-07 21:13:15 +0800117
118/*
119 * Local Bus Configuration & Clock Setup
120 */
Kim Phillips328040a2009-09-25 18:19:44 -0500121#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
122#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_LBC_LBCR 0x00000000
Dave Liue740c462006-12-07 21:13:15 +0800124
125/*
126 * FLASH on the Local Bus
127 */
Joe Hershbergerb88888d2011-10-11 23:57:13 -0500128#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
129#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size is 16M */
Dave Liue740c462006-12-07 21:13:15 +0800130
Dave Liue740c462006-12-07 21:13:15 +0800131
Joe Hershbergerb88888d2011-10-11 23:57:13 -0500132#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
133#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Dave Liue740c462006-12-07 21:13:15 +0800134
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#undef CONFIG_SYS_FLASH_CHECKSUM
Dave Liue740c462006-12-07 21:13:15 +0800136
137/*
138 * BCSR on the Local Bus
139 */
Joe Hershbergerb88888d2011-10-11 23:57:13 -0500140#define CONFIG_SYS_BCSR 0xF8000000
141 /* Access window base at BCSR base */
Dave Liue740c462006-12-07 21:13:15 +0800142
Dave Liue740c462006-12-07 21:13:15 +0800143
144/*
Dave Liue740c462006-12-07 21:13:15 +0800145 * Windows to access PIB via local bus
146 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500147 /* PIB window base 0xF8008000 */
148#define CONFIG_SYS_PIB_BASE 0xF8008000
149#define CONFIG_SYS_PIB_WINDOW_SIZE (32 * 1024)
Dave Liue740c462006-12-07 21:13:15 +0800150
151/*
152 * CS2 on Local Bus, to PIB
153 */
Mario Sixc1e29d92019-01-21 09:18:01 +0100154
Dave Liue740c462006-12-07 21:13:15 +0800155
156/*
157 * CS3 on Local Bus, to PIB
158 */
Mario Sixc1e29d92019-01-21 09:18:01 +0100159
Dave Liue740c462006-12-07 21:13:15 +0800160
161/*
162 * Serial Port
163 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_NS16550_SERIAL
165#define CONFIG_SYS_NS16550_REG_SIZE 1
166#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Dave Liue740c462006-12-07 21:13:15 +0800167
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershbergerb88888d2011-10-11 23:57:13 -0500169 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Dave Liue740c462006-12-07 21:13:15 +0800170
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
172#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Dave Liue740c462006-12-07 21:13:15 +0800173
Dave Liue740c462006-12-07 21:13:15 +0800174/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200175#define CONFIG_SYS_I2C
176#define CONFIG_SYS_I2C_FSL
177#define CONFIG_SYS_FSL_I2C_SPEED 400000
178#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
179#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
180#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Dave Liue740c462006-12-07 21:13:15 +0800181
182/*
183 * Config on-board RTC
184 */
185#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Dave Liue740c462006-12-07 21:13:15 +0800187
188/*
189 * General PCI
190 * Addresses are mapped 1-1.
191 */
Kim Phillips57a2af32009-07-18 18:42:13 -0500192#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
193#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
194#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
195#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
196#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
197#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
198#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
199#define CONFIG_SYS_PCI1_IO_PHYS 0xE0300000
200#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
Dave Liue740c462006-12-07 21:13:15 +0800201
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
203#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
204#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Dave Liue740c462006-12-07 21:13:15 +0800205
Dave Liue740c462006-12-07 21:13:15 +0800206#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000207#define CONFIG_PCI_INDIRECT_BRIDGE
Dave Liue740c462006-12-07 21:13:15 +0800208
Kim Phillips57a2af32009-07-18 18:42:13 -0500209#define CONFIG_83XX_PCI_STREAMING
Dave Liue740c462006-12-07 21:13:15 +0800210
211#undef CONFIG_EEPRO100
212#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liue740c462006-12-07 21:13:15 +0800214
215#endif /* CONFIG_PCI */
216
Dave Liue740c462006-12-07 21:13:15 +0800217/*
218 * QE UEC ethernet configuration
219 */
220#define CONFIG_UEC_ETH
Kim Phillipsb42cf5f2010-07-26 18:34:57 -0500221#define CONFIG_ETHPRIME "UEC0"
Dave Liue740c462006-12-07 21:13:15 +0800222
223#define CONFIG_UEC_ETH1 /* ETH3 */
224
225#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_UEC1_UCC_NUM 2 /* UCC3 */
227#define CONFIG_SYS_UEC1_RX_CLK QE_CLK9
228#define CONFIG_SYS_UEC1_TX_CLK QE_CLK10
229#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
230#define CONFIG_SYS_UEC1_PHY_ADDR 3
Andy Fleming7832a462011-04-13 00:37:12 -0500231#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100232#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
Dave Liue740c462006-12-07 21:13:15 +0800233#endif
234
235#define CONFIG_UEC_ETH2 /* ETH4 */
236
237#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238#define CONFIG_SYS_UEC2_UCC_NUM 3 /* UCC4 */
239#define CONFIG_SYS_UEC2_RX_CLK QE_CLK7
240#define CONFIG_SYS_UEC2_TX_CLK QE_CLK8
241#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
242#define CONFIG_SYS_UEC2_PHY_ADDR 4
Andy Fleming7832a462011-04-13 00:37:12 -0500243#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100244#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
Dave Liue740c462006-12-07 21:13:15 +0800245#endif
246
247/*
248 * Environment
249 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#ifndef CONFIG_SYS_RAMBOOT
Joe Hershbergerb88888d2011-10-11 23:57:13 -0500251 #define CONFIG_ENV_ADDR \
252 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200253 #define CONFIG_ENV_SECT_SIZE 0x20000
254 #define CONFIG_ENV_SIZE 0x2000
Dave Liue740c462006-12-07 21:13:15 +0800255#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200257 #define CONFIG_ENV_SIZE 0x2000
Dave Liue740c462006-12-07 21:13:15 +0800258#endif
259
260#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dave Liue740c462006-12-07 21:13:15 +0800262
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500263/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500264 * BOOTP options
265 */
266#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500267
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500268/*
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500269 * Command line configuration.
270 */
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500271
Dave Liue740c462006-12-07 21:13:15 +0800272#undef CONFIG_WATCHDOG /* watchdog disabled */
273
274/*
275 * Miscellaneous configurable options
276 */
Joe Hershbergerb88888d2011-10-11 23:57:13 -0500277#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Dave Liue740c462006-12-07 21:13:15 +0800278
Dave Liue740c462006-12-07 21:13:15 +0800279/*
280 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700281 * have to be in the first 256 MB of memory, since this is
Dave Liue740c462006-12-07 21:13:15 +0800282 * the maximum mapped by the Linux kernel during initialization.
283 */
Joe Hershbergerb88888d2011-10-11 23:57:13 -0500284 /* Initial Memory map for Linux */
285#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao9c747962016-07-08 11:25:15 +0800286#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Dave Liue740c462006-12-07 21:13:15 +0800287
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500288#if defined(CONFIG_CMD_KGDB)
Dave Liue740c462006-12-07 21:13:15 +0800289#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Dave Liue740c462006-12-07 21:13:15 +0800290#endif
291
292/*
293 * Environment Configuration
Kim Phillips57a2af32009-07-18 18:42:13 -0500294 */ #define CONFIG_ENV_OVERWRITE
Dave Liue740c462006-12-07 21:13:15 +0800295
296#if defined(CONFIG_UEC_ETH)
Kim Phillips007fbba2008-01-09 15:24:06 -0600297#define CONFIG_HAS_ETH0
Dave Liue740c462006-12-07 21:13:15 +0800298#define CONFIG_HAS_ETH1
Dave Liue740c462006-12-07 21:13:15 +0800299#endif
300
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500301#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Dave Liue740c462006-12-07 21:13:15 +0800302
Dave Liue740c462006-12-07 21:13:15 +0800303#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershbergerb88888d2011-10-11 23:57:13 -0500304 "netdev=eth0\0" \
305 "consoledev=ttyS0\0" \
306 "ramdiskaddr=1000000\0" \
307 "ramdiskfile=ramfs.83xx\0" \
308 "fdtaddr=780000\0" \
309 "fdtfile=mpc832x_mds.dtb\0" \
310 ""
Dave Liue740c462006-12-07 21:13:15 +0800311
312#define CONFIG_NFSBOOTCOMMAND \
Joe Hershbergerb88888d2011-10-11 23:57:13 -0500313 "setenv bootargs root=/dev/nfs rw " \
314 "nfsroot=$serverip:$rootpath " \
315 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
316 "$netdev:off " \
317 "console=$consoledev,$baudrate $othbootargs;" \
318 "tftp $loadaddr $bootfile;" \
319 "tftp $fdtaddr $fdtfile;" \
320 "bootm $loadaddr - $fdtaddr"
Dave Liue740c462006-12-07 21:13:15 +0800321
322#define CONFIG_RAMBOOTCOMMAND \
Joe Hershbergerb88888d2011-10-11 23:57:13 -0500323 "setenv bootargs root=/dev/ram rw " \
324 "console=$consoledev,$baudrate $othbootargs;" \
325 "tftp $ramdiskaddr $ramdiskfile;" \
326 "tftp $loadaddr $bootfile;" \
327 "tftp $fdtaddr $fdtfile;" \
328 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Dave Liue740c462006-12-07 21:13:15 +0800329
Dave Liue740c462006-12-07 21:13:15 +0800330#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
331
332#endif /* __CONFIG_H */