blob: 2ef16e543d815cf68cff92631764f4310ea28457 [file] [log] [blame]
Kim Phillipsb22fc902007-07-25 19:25:33 -05001/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License version 2 as published
6 * by the Free Software Foundation.
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Kim Phillipsb22fc902007-07-25 19:25:33 -050012/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1 /* E300 family */
16#define CONFIG_QE 1 /* Has QE */
Kim Phillipsb22fc902007-07-25 19:25:33 -050017
Kim Phillipsb22fc902007-07-25 19:25:33 -050018/*
Kim Phillipsb22fc902007-07-25 19:25:33 -050019 * System IO Config
20 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020021#define CONFIG_SYS_SICRL 0x00000000
Kim Phillipsb22fc902007-07-25 19:25:33 -050022
Michael Barkowski06e2e192008-03-20 13:15:34 -040023/*
Kim Phillipsb22fc902007-07-25 19:25:33 -050024 * DDR Setup
25 */
Joe Hershbergerb228f332011-10-11 23:57:12 -050026#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
27#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020028#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Kim Phillipsb22fc902007-07-25 19:25:33 -050029
30#undef CONFIG_SPD_EEPROM
31#if defined(CONFIG_SPD_EEPROM)
32/* Determine DDR configuration from I2C interface
33 */
34#define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */
35#else
36/* Manually set up DDR parameters
37 */
Joe Hershbergerb228f332011-10-11 23:57:12 -050038#define CONFIG_SYS_DDR_SIZE 64 /* MB */
39#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershbergerb228f332011-10-11 23:57:12 -050040 | CSCONFIG_ROW_BIT_13 \
41 | CSCONFIG_COL_BIT_9)
Michael Barkowski06e2e192008-03-20 13:15:34 -040042 /* 0x80010101 */
Joe Hershbergerb228f332011-10-11 23:57:12 -050043#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
44 | (0 << TIMING_CFG0_WRT_SHIFT) \
45 | (0 << TIMING_CFG0_RRT_SHIFT) \
46 | (0 << TIMING_CFG0_WWT_SHIFT) \
47 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
48 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
49 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
50 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Michael Barkowski33e32c42008-03-20 13:15:28 -040051 /* 0x00220802 */
Joe Hershbergerb228f332011-10-11 23:57:12 -050052#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
53 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
54 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
55 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
56 | (3 << TIMING_CFG1_REFREC_SHIFT) \
57 | (2 << TIMING_CFG1_WRREC_SHIFT) \
58 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
59 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Michael Barkowski06e2e192008-03-20 13:15:34 -040060 /* 0x26253222 */
Joe Hershbergerb228f332011-10-11 23:57:12 -050061#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
62 | (31 << TIMING_CFG2_CPO_SHIFT) \
63 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
64 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
65 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
66 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
67 | (7 << TIMING_CFG2_FOUR_ACT_SHIFT))
Michael Barkowski06e2e192008-03-20 13:15:34 -040068 /* 0x1f9048c7 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_SYS_DDR_TIMING_3 0x00000000
70#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Michael Barkowski33e32c42008-03-20 13:15:28 -040071 /* 0x02000000 */
Joe Hershbergerb228f332011-10-11 23:57:12 -050072#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
73 | (0x0232 << SDRAM_MODE_SD_SHIFT))
Michael Barkowski06e2e192008-03-20 13:15:34 -040074 /* 0x44480232 */
Joe Hershbergerb228f332011-10-11 23:57:12 -050075#define CONFIG_SYS_DDR_MODE2 0x8000c000
76#define CONFIG_SYS_DDR_INTERVAL ((800 << SDRAM_INTERVAL_REFINT_SHIFT) \
77 | (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Michael Barkowski33e32c42008-03-20 13:15:28 -040078 /* 0x03200064 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_DDR_CS0_BNDS 0x00000003
Joe Hershbergerb228f332011-10-11 23:57:12 -050080#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Michael Barkowski33e32c42008-03-20 13:15:28 -040081 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershbergerb228f332011-10-11 23:57:12 -050082 | SDRAM_CFG_32_BE)
Michael Barkowski33e32c42008-03-20 13:15:28 -040083 /* 0x43080000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Kim Phillipsb22fc902007-07-25 19:25:33 -050085#endif
86
87/*
88 * Memory test
89 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
91#define CONFIG_SYS_MEMTEST_START 0x00030000 /* memtest region */
92#define CONFIG_SYS_MEMTEST_END 0x03f00000
Kim Phillipsb22fc902007-07-25 19:25:33 -050093
94/*
95 * The reserved memory
96 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +020097#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kim Phillipsb22fc902007-07-25 19:25:33 -050098
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
100#define CONFIG_SYS_RAMBOOT
Kim Phillipsb22fc902007-07-25 19:25:33 -0500101#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#undef CONFIG_SYS_RAMBOOT
Kim Phillipsb22fc902007-07-25 19:25:33 -0500103#endif
104
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao349a0152016-07-08 11:25:14 +0800106#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Kim Phillips831d2f62012-06-30 18:29:20 -0500107#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500108
109/*
110 * Initial RAM Base Address Setup
111 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershbergerb228f332011-10-11 23:57:12 -0500113#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
114#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
115#define CONFIG_SYS_GBL_DATA_OFFSET \
116 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kim Phillipsb22fc902007-07-25 19:25:33 -0500117
118/*
119 * Local Bus Configuration & Clock Setup
120 */
Kim Phillips328040a2009-09-25 18:19:44 -0500121#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
122#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_LBC_LBCR 0x00000000
Kim Phillipsb22fc902007-07-25 19:25:33 -0500124
125/*
126 * FLASH on the Local Bus
127 */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500128#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size is 16M */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500130
Kim Phillipsb22fc902007-07-25 19:25:33 -0500131
Kim Phillipsb22fc902007-07-25 19:25:33 -0500132
Joe Hershbergerb228f332011-10-11 23:57:12 -0500133#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
134#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500135
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#undef CONFIG_SYS_FLASH_CHECKSUM
Kim Phillipsb22fc902007-07-25 19:25:33 -0500137
138/*
Kim Phillipsb22fc902007-07-25 19:25:33 -0500139 * Serial Port
140 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_NS16550_SERIAL
142#define CONFIG_SYS_NS16550_REG_SIZE 1
143#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillipsb22fc902007-07-25 19:25:33 -0500144
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500146 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillipsb22fc902007-07-25 19:25:33 -0500147
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
149#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillipsb22fc902007-07-25 19:25:33 -0500150
Kim Phillipsb22fc902007-07-25 19:25:33 -0500151/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200152#define CONFIG_SYS_I2C
153#define CONFIG_SYS_I2C_FSL
154#define CONFIG_SYS_FSL_I2C_SPEED 400000
155#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
156#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
157#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Kim Phillipsb22fc902007-07-25 19:25:33 -0500158
159/*
Michael Barkowski57772542008-03-20 13:15:39 -0400160 * Config on-board EEPROM
Kim Phillipsb22fc902007-07-25 19:25:33 -0500161 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
163#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
164#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
165#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Kim Phillipsb22fc902007-07-25 19:25:33 -0500166
167/*
168 * General PCI
169 * Addresses are mapped 1-1.
170 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
172#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
173#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
174#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
175#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
176#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
177#define CONFIG_SYS_PCI1_IO_BASE 0xd0000000
178#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
179#define CONFIG_SYS_PCI1_IO_SIZE 0x04000000 /* 64M */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500180
181#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000182#define CONFIG_PCI_INDIRECT_BRIDGE
Michael Barkowski8893fcb2008-03-28 15:15:38 -0400183#define CONFIG_PCI_SKIP_HOST_BRIDGE
Kim Phillipsb22fc902007-07-25 19:25:33 -0500184
185#undef CONFIG_EEPRO100
186#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500188
189#endif /* CONFIG_PCI */
190
Kim Phillipsb22fc902007-07-25 19:25:33 -0500191/*
192 * QE UEC ethernet configuration
193 */
194#define CONFIG_UEC_ETH
Kim Phillipsb42cf5f2010-07-26 18:34:57 -0500195#define CONFIG_ETHPRIME "UEC0"
Kim Phillipsb22fc902007-07-25 19:25:33 -0500196
197#define CONFIG_UEC_ETH1 /* ETH3 */
198
199#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#define CONFIG_SYS_UEC1_UCC_NUM 2 /* UCC3 */
201#define CONFIG_SYS_UEC1_RX_CLK QE_CLK9
202#define CONFIG_SYS_UEC1_TX_CLK QE_CLK10
203#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
204#define CONFIG_SYS_UEC1_PHY_ADDR 4
Andy Fleming7832a462011-04-13 00:37:12 -0500205#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100206#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
Kim Phillipsb22fc902007-07-25 19:25:33 -0500207#endif
208
209#define CONFIG_UEC_ETH2 /* ETH4 */
210
211#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
213#define CONFIG_SYS_UEC2_RX_CLK QE_CLK16
214#define CONFIG_SYS_UEC2_TX_CLK QE_CLK3
215#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
216#define CONFIG_SYS_UEC2_PHY_ADDR 0
Andy Fleming7832a462011-04-13 00:37:12 -0500217#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100218#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
Kim Phillipsb22fc902007-07-25 19:25:33 -0500219#endif
220
221/*
222 * Environment
223 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#ifndef CONFIG_SYS_RAMBOOT
Joe Hershbergerb228f332011-10-11 23:57:12 -0500225 #define CONFIG_ENV_ADDR \
226 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200227 #define CONFIG_ENV_SECT_SIZE 0x20000
228 #define CONFIG_ENV_SIZE 0x2000
Kim Phillipsb22fc902007-07-25 19:25:33 -0500229#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200231 #define CONFIG_ENV_SIZE 0x2000
Kim Phillipsb22fc902007-07-25 19:25:33 -0500232#endif
233
234#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500236
237/*
238 * BOOTP options
239 */
240#define CONFIG_BOOTP_BOOTFILESIZE
Kim Phillipsb22fc902007-07-25 19:25:33 -0500241
242/*
243 * Command line configuration.
244 */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500245
Kim Phillipsb22fc902007-07-25 19:25:33 -0500246#undef CONFIG_WATCHDOG /* watchdog disabled */
247
248/*
249 * Miscellaneous configurable options
250 */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500251#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500252
Kim Phillipsb22fc902007-07-25 19:25:33 -0500253/*
254 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700255 * have to be in the first 256 MB of memory, since this is
Kim Phillipsb22fc902007-07-25 19:25:33 -0500256 * the maximum mapped by the Linux kernel during initialization.
257 */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500258 /* Initial Memory map for Linux */
259#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao9c747962016-07-08 11:25:15 +0800260#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500261
Kim Phillipsb22fc902007-07-25 19:25:33 -0500262#if (CONFIG_CMD_KGDB)
263#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500264#endif
265
266/*
267 * Environment Configuration
268 */
269#define CONFIG_ENV_OVERWRITE
270
Joe Hershbergerb228f332011-10-11 23:57:12 -0500271#define CONFIG_HAS_ETH0 /* add support for "ethaddr" */
272#define CONFIG_HAS_ETH1 /* add support for "eth1addr" */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500273
Joe Hershbergerb228f332011-10-11 23:57:12 -0500274/* use mac_read_from_eeprom() to read ethaddr from I2C EEPROM
275 * (see CONFIG_SYS_I2C_EEPROM) */
276 /* MAC address offset in I2C EEPROM */
277#define CONFIG_SYS_I2C_MAC_OFFSET 0x7f00
Michael Barkowskie6c56b62008-03-27 14:34:43 -0400278
Joe Hershbergerb228f332011-10-11 23:57:12 -0500279#define CONFIG_NETDEV "eth1"
Kim Phillipsb22fc902007-07-25 19:25:33 -0500280
Mario Six790d8442018-03-28 14:38:20 +0200281#define CONFIG_HOSTNAME "mpc8323erdb"
Joe Hershberger257ff782011-10-13 13:03:47 +0000282#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000283#define CONFIG_BOOTFILE "uImage"
Joe Hershbergerb228f332011-10-11 23:57:12 -0500284 /* U-Boot image on TFTP server */
285#define CONFIG_UBOOTPATH "u-boot.bin"
286#define CONFIG_FDTFILE "mpc832x_rdb.dtb"
287#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
Kim Phillipsb22fc902007-07-25 19:25:33 -0500288
Joe Hershbergerb228f332011-10-11 23:57:12 -0500289 /* default location for tftp and bootm */
290#define CONFIG_LOADADDR 800000
Kim Phillipsb22fc902007-07-25 19:25:33 -0500291
Kim Phillipsb22fc902007-07-25 19:25:33 -0500292#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500293 "netdev=" CONFIG_NETDEV "\0" \
294 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillipsb22fc902007-07-25 19:25:33 -0500295 "tftpflash=tftp $loadaddr $uboot;" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200296 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
297 " +$filesize; " \
298 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
299 " +$filesize; " \
300 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
301 " $filesize; " \
302 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
303 " +$filesize; " \
304 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
305 " $filesize\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500306 "fdtaddr=780000\0" \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500307 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillipsb22fc902007-07-25 19:25:33 -0500308 "ramdiskaddr=1000000\0" \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500309 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
Kim Phillipsb22fc902007-07-25 19:25:33 -0500310 "console=ttyS0\0" \
311 "setbootargs=setenv bootargs " \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500312 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"\
Kim Phillipsb22fc902007-07-25 19:25:33 -0500313 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500314 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
315 "$netdev:off "\
Kim Phillipsb22fc902007-07-25 19:25:33 -0500316 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
317
318#define CONFIG_NFSBOOTCOMMAND \
319 "setenv rootdev /dev/nfs;" \
320 "run setbootargs;" \
321 "run setipargs;" \
322 "tftp $loadaddr $bootfile;" \
323 "tftp $fdtaddr $fdtfile;" \
324 "bootm $loadaddr - $fdtaddr"
325
326#define CONFIG_RAMBOOTCOMMAND \
327 "setenv rootdev /dev/ram;" \
328 "run setbootargs;" \
329 "tftp $ramdiskaddr $ramdiskfile;" \
330 "tftp $loadaddr $bootfile;" \
331 "tftp $fdtaddr $fdtfile;" \
332 "bootm $loadaddr $ramdiskaddr $fdtaddr"
333
Kim Phillipsb22fc902007-07-25 19:25:33 -0500334#endif /* __CONFIG_H */