blob: 49943195b72234abc47cd519de3f2df2a86a411d [file] [log] [blame]
stroesed253d4b2003-05-23 11:30:39 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenkda55c6e2004-01-20 23:12:12 +000037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
stroesed253d4b2003-05-23 11:30:39 +000038#define CONFIG_CPCI405 1 /* ...on a CPCI405 board */
wdenkda55c6e2004-01-20 23:12:12 +000039#define CONFIG_CPCI405_VER2 1 /* ...version 2 */
40#define CONFIG_CPCI405AB 1 /* ...and special AB version */
stroesed253d4b2003-05-23 11:30:39 +000041
wdenkda55c6e2004-01-20 23:12:12 +000042#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
stroesed253d4b2003-05-23 11:30:39 +000043
stroesea9484a92004-12-16 18:05:42 +000044#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
stroesed253d4b2003-05-23 11:30:39 +000045
46#define CONFIG_BAUDRATE 9600
47#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
48
stroesed253d4b2003-05-23 11:30:39 +000049#undef CONFIG_BOOTARGS
stroesea9484a92004-12-16 18:05:42 +000050#undef CONFIG_BOOTCOMMAND
51
52#define CONFIG_PREBOOT /* enable preboot variable */
stroesed253d4b2003-05-23 11:30:39 +000053
wdenkda55c6e2004-01-20 23:12:12 +000054#undef CONFIG_LOADS_ECHO /* echo on for serial download */
stroesed253d4b2003-05-23 11:30:39 +000055#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
56
57#define CONFIG_MII 1 /* MII PHY management */
wdenkda55c6e2004-01-20 23:12:12 +000058#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea9484a92004-12-16 18:05:42 +000059#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Matthias Fuchs196088b2007-06-24 17:41:21 +020060#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
61
62#define CONFIG_NET_MULTI 1
63#undef CONFIG_HAS_ETH1
stroesed253d4b2003-05-23 11:30:39 +000064
65#define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
66
Jon Loeliger1cb2cb62007-07-09 21:16:53 -050067/*
68 * BOOTP options
69 */
70#define CONFIG_BOOTP_SUBNETMASK
71#define CONFIG_BOOTP_GATEWAY
72#define CONFIG_BOOTP_HOSTNAME
73#define CONFIG_BOOTP_BOOTPATH
74#define CONFIG_BOOTP_DNS
75#define CONFIG_BOOTP_DNS2
76#define CONFIG_BOOTP_SEND_HOSTNAME
77
stroesed253d4b2003-05-23 11:30:39 +000078
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050079/*
80 * Command line configuration.
81 */
82#include <config_cmd_default.h>
stroesed253d4b2003-05-23 11:30:39 +000083
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050084#define CONFIG_CMD_DHCP
85#define CONFIG_CMD_PCI
86#define CONFIG_CMD_IRQ
87#define CONFIG_CMD_IDE
88#define CONFIG_CMD_FAT
89#define CONFIG_CMD_ELF
90#define CONFIG_CMD_DATE
91#define CONFIG_CMD_JFFS2
92#define CONFIG_CMD_I2C
93#define CONFIG_CMD_MII
94#define CONFIG_CMD_PING
95#define CONFIG_CMD_EEPROM
96
stroesed253d4b2003-05-23 11:30:39 +000097
98#define CONFIG_MAC_PARTITION
99#define CONFIG_DOS_PARTITION
100
stroesea9484a92004-12-16 18:05:42 +0000101#define CONFIG_SUPPORT_VFAT
102
wdenkda55c6e2004-01-20 23:12:12 +0000103#undef CONFIG_WATCHDOG /* watchdog disabled */
stroesed253d4b2003-05-23 11:30:39 +0000104
wdenkda55c6e2004-01-20 23:12:12 +0000105#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroesed253d4b2003-05-23 11:30:39 +0000106
107/*
108 * Miscellaneous configurable options
109 */
110#define CFG_LONGHELP /* undef to save memory */
111#define CFG_PROMPT "=> " /* Monitor Command Prompt */
112
113#undef CFG_HUSH_PARSER /* use "hush" command parser */
114#ifdef CFG_HUSH_PARSER
wdenkda55c6e2004-01-20 23:12:12 +0000115#define CFG_PROMPT_HUSH_PS2 "> "
stroesed253d4b2003-05-23 11:30:39 +0000116#endif
117
Jon Loeliger8c5f4a42007-07-05 19:52:35 -0500118#if defined(CONFIG_CMD_KGDB)
wdenkda55c6e2004-01-20 23:12:12 +0000119#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
stroesed253d4b2003-05-23 11:30:39 +0000120#else
wdenkda55c6e2004-01-20 23:12:12 +0000121#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
stroesed253d4b2003-05-23 11:30:39 +0000122#endif
123#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
124#define CFG_MAXARGS 16 /* max number of command args */
125#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
126
wdenkda55c6e2004-01-20 23:12:12 +0000127#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
stroesed253d4b2003-05-23 11:30:39 +0000128
wdenkda55c6e2004-01-20 23:12:12 +0000129#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroesed253d4b2003-05-23 11:30:39 +0000130
131#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
132#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
133
wdenkda55c6e2004-01-20 23:12:12 +0000134#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
135#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
136#define CFG_BASE_BAUD 691200
stroesed253d4b2003-05-23 11:30:39 +0000137
138/* The following table includes the supported baudrates */
wdenkda55c6e2004-01-20 23:12:12 +0000139#define CFG_BAUDRATE_TABLE \
wdenk57b2d802003-06-27 21:31:46 +0000140 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
141 57600, 115200, 230400, 460800, 921600 }
stroesed253d4b2003-05-23 11:30:39 +0000142
143#define CFG_LOAD_ADDR 0x100000 /* default load address */
144#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
145
wdenkda55c6e2004-01-20 23:12:12 +0000146#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
stroesed253d4b2003-05-23 11:30:39 +0000147
148#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
149
wdenkda55c6e2004-01-20 23:12:12 +0000150#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroesed253d4b2003-05-23 11:30:39 +0000151
wdenkda55c6e2004-01-20 23:12:12 +0000152#define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese94ef1cf2003-06-05 15:39:44 +0000153
stroesed253d4b2003-05-23 11:30:39 +0000154/*-----------------------------------------------------------------------
155 * PCI stuff
156 *-----------------------------------------------------------------------
157 */
wdenkda55c6e2004-01-20 23:12:12 +0000158#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
159#define PCI_HOST_FORCE 1 /* configure as pci host */
160#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroesed253d4b2003-05-23 11:30:39 +0000161
wdenkda55c6e2004-01-20 23:12:12 +0000162#define CONFIG_PCI /* include pci support */
163#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
164#define CONFIG_PCI_PNP /* do pci plug-and-play */
165 /* resource configuration */
stroesed253d4b2003-05-23 11:30:39 +0000166
wdenkda55c6e2004-01-20 23:12:12 +0000167#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
stroesed253d4b2003-05-23 11:30:39 +0000168
stroesea9484a92004-12-16 18:05:42 +0000169#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
170
wdenkda55c6e2004-01-20 23:12:12 +0000171#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
stroesed253d4b2003-05-23 11:30:39 +0000172
wdenkda55c6e2004-01-20 23:12:12 +0000173#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
174#define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
175#define CFG_PCI_SUBSYS_DEVICEID2 0x0406 /* PCI Device ID: CPCI-405-A */
176#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
Stefan Roese1c671a92006-01-18 20:03:15 +0100177#define CFG_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
178#define CFG_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
wdenkda55c6e2004-01-20 23:12:12 +0000179#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
180#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
181#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
182#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroesed253d4b2003-05-23 11:30:39 +0000183
184/*-----------------------------------------------------------------------
185 * IDE/ATA stuff
186 *-----------------------------------------------------------------------
187 */
wdenkda55c6e2004-01-20 23:12:12 +0000188#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
189#undef CONFIG_IDE_LED /* no led for ide supported */
stroesed253d4b2003-05-23 11:30:39 +0000190#define CONFIG_IDE_RESET 1 /* reset for ide supported */
191
wdenkda55c6e2004-01-20 23:12:12 +0000192#define CFG_IDE_MAXBUS 1 /* max. 1 IDE busses */
193#define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
stroesed253d4b2003-05-23 11:30:39 +0000194
wdenkda55c6e2004-01-20 23:12:12 +0000195#define CFG_ATA_BASE_ADDR 0xF0100000
196#define CFG_ATA_IDE0_OFFSET 0x0000
stroesed253d4b2003-05-23 11:30:39 +0000197
198#define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
wdenkda55c6e2004-01-20 23:12:12 +0000199#define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
stroesed253d4b2003-05-23 11:30:39 +0000200#define CFG_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
201
202/*-----------------------------------------------------------------------
203 * Start addresses for the final memory configuration
204 * (Set up by the startup code)
205 * Please note that CFG_SDRAM_BASE _must_ start at 0
206 */
207#define CFG_SDRAM_BASE 0x00000000
208#define CFG_FLASH_BASE 0xFFFC0000
209#define CFG_MONITOR_BASE CFG_FLASH_BASE
210#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
stroese94ef1cf2003-06-05 15:39:44 +0000211#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
stroesed253d4b2003-05-23 11:30:39 +0000212
213/*
214 * For booting Linux, the board info and command line data
215 * have to be in the first 8 MB of memory, since this is
216 * the maximum mapped by the Linux kernel during initialization.
217 */
218#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
219/*-----------------------------------------------------------------------
220 * FLASH organization
221 */
222#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
223#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
224
225#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
226#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
227
wdenkda55c6e2004-01-20 23:12:12 +0000228#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
229#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
230#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
stroesed253d4b2003-05-23 11:30:39 +0000231/*
232 * The following defines are added for buggy IOP480 byte interface.
233 * All other boards should use the standard values (CPCI405 etc.)
234 */
wdenkda55c6e2004-01-20 23:12:12 +0000235#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
236#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
237#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
stroesed253d4b2003-05-23 11:30:39 +0000238
wdenkda55c6e2004-01-20 23:12:12 +0000239#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroesed253d4b2003-05-23 11:30:39 +0000240
Wolfgang Denk47f57792005-08-08 01:03:24 +0200241/*
242 * JFFS2 partitions
243 */
244/* No command line, one static partition */
245#undef CONFIG_JFFS2_CMDLINE
246#define CONFIG_JFFS2_DEV "nor0"
247#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
248#define CONFIG_JFFS2_PART_OFFSET 0x00000000
249
250/* mtdparts command line support */
251
252/* Use first bank for JFFS2, second bank contains U-Boot.
253 *
254 * Note: fake mtd_id's used, no linux mtd map file.
255 */
256/*
257#define CONFIG_JFFS2_CMDLINE
258#define MTDIDS_DEFAULT "nor0=cpci405ab-0"
259#define MTDPARTS_DEFAULT "mtdparts=cpci405ab-0:-(jffs2)"
260*/
stroesed253d4b2003-05-23 11:30:39 +0000261
stroesed253d4b2003-05-23 11:30:39 +0000262/*-----------------------------------------------------------------------
stroese9b117ff2003-09-12 08:53:54 +0000263 * I2C EEPROM (CAT24WC32) for environment
stroesed253d4b2003-05-23 11:30:39 +0000264 */
stroese9b117ff2003-09-12 08:53:54 +0000265#define CONFIG_HARD_I2C /* I2c with hardware support */
stroesea9484a92004-12-16 18:05:42 +0000266#define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
stroese9b117ff2003-09-12 08:53:54 +0000267#define CFG_I2C_SLAVE 0x7F
stroesed253d4b2003-05-23 11:30:39 +0000268
stroese9b117ff2003-09-12 08:53:54 +0000269#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC32 */
wdenkda55c6e2004-01-20 23:12:12 +0000270#define CFG_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
271/* mask of address bits that overflow into the "EEPROM chip address" */
stroese9b117ff2003-09-12 08:53:54 +0000272#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x01
stroesea9484a92004-12-16 18:05:42 +0000273#define CFG_I2C_MULTI_EEPROMS 1 /* more than one eeprom used! */
stroese9b117ff2003-09-12 08:53:54 +0000274#define CFG_EEPROM_PAGE_WRITE_BITS 5 /* The Catalyst CAT24WC32 has */
275 /* 32 byte page write mode using*/
wdenkda55c6e2004-01-20 23:12:12 +0000276 /* last 5 bits of the address */
stroese9b117ff2003-09-12 08:53:54 +0000277#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
278#define CFG_EEPROM_PAGE_WRITE_ENABLE
279
280/* Use EEPROM for environment variables */
stroesed253d4b2003-05-23 11:30:39 +0000281
wdenkda55c6e2004-01-20 23:12:12 +0000282#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
283#define CFG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
284#define CFG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
stroese9b117ff2003-09-12 08:53:54 +0000285 /* total size of a CAT24WC32 is 4096 bytes */
stroesed253d4b2003-05-23 11:30:39 +0000286
287#define CFG_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
288#define CFG_NVRAM_SIZE (32*1024) /* NVRAM size */
stroesea9484a92004-12-16 18:05:42 +0000289#define CFG_VXWORKS_MAC_PTR (CFG_NVRAM_BASE_ADDR+0x6900) /* VxWorks eth-addr*/
stroesed253d4b2003-05-23 11:30:39 +0000290
291/*-----------------------------------------------------------------------
stroesed253d4b2003-05-23 11:30:39 +0000292 * Cache Configuration
293 */
Wolfgang Denk0ee70772005-09-23 11:05:55 +0200294#define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
wdenkda55c6e2004-01-20 23:12:12 +0000295 /* have only 8kB, 16kB is save here */
stroesed253d4b2003-05-23 11:30:39 +0000296#define CFG_CACHELINE_SIZE 32 /* ... */
Jon Loeliger8c5f4a42007-07-05 19:52:35 -0500297#if defined(CONFIG_CMD_KGDB)
stroesed253d4b2003-05-23 11:30:39 +0000298#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
299#endif
300
301/*
302 * Init Memory Controller:
303 *
304 * BR0/1 and OR0/1 (FLASH)
305 */
306
307#define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
308#define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
309
310/*-----------------------------------------------------------------------
311 * External Bus Controller (EBC) Setup
312 */
313
wdenkda55c6e2004-01-20 23:12:12 +0000314/* Memory Bank 0 (Flash Bank 0) initialization */
315#define CFG_EBC_PB0AP 0x92015480
316#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
stroesed253d4b2003-05-23 11:30:39 +0000317
wdenkda55c6e2004-01-20 23:12:12 +0000318/* Memory Bank 1 (Flash Bank 1) initialization */
319#define CFG_EBC_PB1AP 0x92015480
320#define CFG_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
stroesed253d4b2003-05-23 11:30:39 +0000321
wdenkda55c6e2004-01-20 23:12:12 +0000322/* Memory Bank 2 (CAN0, 1) initialization */
323#define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
324#define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
325#define CFG_LED_ADDR 0xF0000380
stroesed253d4b2003-05-23 11:30:39 +0000326
wdenkda55c6e2004-01-20 23:12:12 +0000327/* Memory Bank 3 (CompactFlash IDE) initialization */
328#define CFG_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
329#define CFG_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
stroesed253d4b2003-05-23 11:30:39 +0000330
wdenkda55c6e2004-01-20 23:12:12 +0000331/* Memory Bank 4 (NVRAM/RTC) initialization */
332/*#define CFG_EBC_PB4AP 0x01805280 / * TWT=3,WBN=1,WBF=1,TH=1,SOR=1 */
333#define CFG_EBC_PB4AP 0x01805680 /* TWT=3,WBN=1,WBF=1,TH=3,SOR=1 */
334#define CFG_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
stroesed253d4b2003-05-23 11:30:39 +0000335
wdenkda55c6e2004-01-20 23:12:12 +0000336/* Memory Bank 5 (optional Quart) initialization */
337#define CFG_EBC_PB5AP 0x04005B80 /* TWT=8,WBN=1,WBF=1,TH=5,RE=1,SOR=1*/
338#define CFG_EBC_PB5CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
stroesed253d4b2003-05-23 11:30:39 +0000339
wdenkda55c6e2004-01-20 23:12:12 +0000340/* Memory Bank 6 (FPGA internal) initialization */
341#define CFG_EBC_PB6AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
342#define CFG_EBC_PB6CR 0xF041A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
343#define CFG_FPGA_BASE_ADDR 0xF0400000
stroesed253d4b2003-05-23 11:30:39 +0000344
345/*-----------------------------------------------------------------------
346 * FPGA stuff
347 */
348/* FPGA internal regs */
wdenkda55c6e2004-01-20 23:12:12 +0000349#define CFG_FPGA_MODE 0x00
350#define CFG_FPGA_STATUS 0x02
351#define CFG_FPGA_TS 0x04
352#define CFG_FPGA_TS_LOW 0x06
353#define CFG_FPGA_TS_CAP0 0x10
354#define CFG_FPGA_TS_CAP0_LOW 0x12
355#define CFG_FPGA_TS_CAP1 0x14
356#define CFG_FPGA_TS_CAP1_LOW 0x16
357#define CFG_FPGA_TS_CAP2 0x18
358#define CFG_FPGA_TS_CAP2_LOW 0x1a
359#define CFG_FPGA_TS_CAP3 0x1c
360#define CFG_FPGA_TS_CAP3_LOW 0x1e
stroesed253d4b2003-05-23 11:30:39 +0000361
362/* FPGA Mode Reg */
wdenkda55c6e2004-01-20 23:12:12 +0000363#define CFG_FPGA_MODE_CF_RESET 0x0001
stroesed253d4b2003-05-23 11:30:39 +0000364#define CFG_FPGA_MODE_DUART_RESET 0x0002
365#define CFG_FPGA_MODE_ENABLE_OUTPUT 0x0004 /* only set on CPCI-405 Ver 3 */
stroesea9484a92004-12-16 18:05:42 +0000366#define CFG_FPGA_MODE_1WIRE_DIR 0x0100 /* dir=1 -> output */
367#define CFG_FPGA_MODE_SIM_OK_DIR 0x0200
368#define CFG_FPGA_MODE_TESTRIG_FAIL_DIR 0x0400
369#define CFG_FPGA_MODE_1WIRE 0x1000
370#define CFG_FPGA_MODE_SIM_OK 0x2000 /* wired-or net from all devices */
371#define CFG_FPGA_MODE_TESTRIG_FAIL 0x4000
stroesed253d4b2003-05-23 11:30:39 +0000372
373/* FPGA Status Reg */
stroesea9484a92004-12-16 18:05:42 +0000374#define CFG_FPGA_STATUS_DIP0 0x0001
375#define CFG_FPGA_STATUS_DIP1 0x0002
376#define CFG_FPGA_STATUS_DIP2 0x0004
377#define CFG_FPGA_STATUS_FLASH 0x0008
378#define CFG_FPGA_STATUS_1WIRE 0x1000
379#define CFG_FPGA_STATUS_SIM_OK 0x2000
stroesed253d4b2003-05-23 11:30:39 +0000380
wdenkda55c6e2004-01-20 23:12:12 +0000381#define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
382#define CFG_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S30 */
stroesed253d4b2003-05-23 11:30:39 +0000383
384/* FPGA program pin configuration */
wdenkda55c6e2004-01-20 23:12:12 +0000385#define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
386#define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
387#define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
388#define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
389#define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
stroesed253d4b2003-05-23 11:30:39 +0000390
391/*-----------------------------------------------------------------------
392 * Definitions for initial stack pointer and data area (in data cache)
393 */
wdenkda55c6e2004-01-20 23:12:12 +0000394#define CFG_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
stroesed253d4b2003-05-23 11:30:39 +0000395
wdenkda55c6e2004-01-20 23:12:12 +0000396#define CFG_INIT_RAM_ADDR 0x40000000 /* use data cache */
397#define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
stroesed253d4b2003-05-23 11:30:39 +0000398#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
399#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkda55c6e2004-01-20 23:12:12 +0000400#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
stroesed253d4b2003-05-23 11:30:39 +0000401
402
403/*
404 * Internal Definitions
405 *
406 * Boot Flags
407 */
408#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
409#define BOOTFLAG_WARM 0x02 /* Software reboot */
410
411#endif /* __CONFIG_H */