blob: 90f1664a5ae191d534e88725d95575abbff680bb [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiewb859ef12007-08-16 19:23:50 -05002/*
3 * Configuation settings for the Freescale MCF5329 FireEngine board.
4 *
5 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiewb859ef12007-08-16 19:23:50 -05007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5235EVB_H
14#define _M5235EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChungLiewb859ef12007-08-16 19:23:50 -050020
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020021#define CONFIG_SYS_UART_PORT (0)
TsiChungLiewb859ef12007-08-16 19:23:50 -050022
TsiChungLiewb859ef12007-08-16 19:23:50 -050023#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
24
25/*
26 * BOOTP options
27 */
28#define CONFIG_BOOTP_BOOTFILESIZE
TsiChungLiewb859ef12007-08-16 19:23:50 -050029
TsiChungLiewb859ef12007-08-16 19:23:50 -050030#ifdef CONFIG_MCFFEC
TsiChung Liewb3162452008-03-30 01:22:13 -050031# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020032# define CONFIG_SYS_DISCOVER_PHY
33# define CONFIG_SYS_RX_ETH_BUFFER 8
34# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020035/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
36# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiewb859ef12007-08-16 19:23:50 -050037# define FECDUPLEX FULL
38# define FECSPEED _100BASET
39# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020040# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
41# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewb859ef12007-08-16 19:23:50 -050042# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020043# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiewb859ef12007-08-16 19:23:50 -050044#endif
45
46/* Timer */
47#define CONFIG_MCFTMR
TsiChungLiewb859ef12007-08-16 19:23:50 -050048
49/* I2C */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050#define CONFIG_SYS_I2C_PINMUX_REG (gpio->par_qspi)
51#define CONFIG_SYS_I2C_PINMUX_CLR ~(GPIO_PAR_FECI2C_SCL_MASK | GPIO_PAR_FECI2C_SDA_MASK)
52#define CONFIG_SYS_I2C_PINMUX_SET (GPIO_PAR_FECI2C_SCL_I2CSCL | GPIO_PAR_FECI2C_SDA_I2CSDA)
TsiChungLiewb859ef12007-08-16 19:23:50 -050053
Patrick Delaunayfd501c02021-10-04 11:59:50 +020054/* this must be included AFTER the definition of CONFIG COMMANDS (if any) */
TsiChungLiewb859ef12007-08-16 19:23:50 -050055#define CONFIG_BOOTFILE "u-boot.bin"
56#ifdef CONFIG_MCFFEC
TsiChungLiewb859ef12007-08-16 19:23:50 -050057# define CONFIG_IPADDR 192.162.1.2
58# define CONFIG_NETMASK 255.255.255.0
59# define CONFIG_SERVERIP 192.162.1.1
60# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiewb859ef12007-08-16 19:23:50 -050061#endif /* FEC_ENET */
62
Mario Six790d8442018-03-28 14:38:20 +020063#define CONFIG_HOSTNAME "M5235EVB"
TsiChungLiewb859ef12007-08-16 19:23:50 -050064#define CONFIG_EXTRA_ENV_SETTINGS \
65 "netdev=eth0\0" \
66 "loadaddr=10000\0" \
67 "u-boot=u-boot.bin\0" \
68 "load=tftp ${loadaddr) ${u-boot}\0" \
69 "upd=run load; run prog\0" \
70 "prog=prot off ffe00000 ffe3ffff;" \
71 "era ffe00000 ffe3ffff;" \
72 "cp.b ${loadaddr} ffe00000 ${filesize};"\
73 "save\0" \
74 ""
75
76#define CONFIG_PRAM 512 /* 512 KB */
TsiChungLiewb859ef12007-08-16 19:23:50 -050077
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_CLK 75000000
79#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
TsiChungLiewb859ef12007-08-16 19:23:50 -050080
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020081#define CONFIG_SYS_MBAR 0x40000000
TsiChungLiewb859ef12007-08-16 19:23:50 -050082
83/*
84 * Low Level Configuration Settings
85 * (address mappings, register initial values, etc.)
86 * You should know what you are doing if you make changes here.
87 */
88/*-----------------------------------------------------------------------
89 * Definitions for initial stack pointer and data area (in DPRAM)
90 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020092#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_INIT_RAM_CTRL 0x21
Wolfgang Denk0191e472010-10-26 14:34:52 +020094#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE - 0x10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiewb859ef12007-08-16 19:23:50 -050096
97/*-----------------------------------------------------------------------
98 * Start addresses for the final memory configuration
99 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewb859ef12007-08-16 19:23:50 -0500101 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_SDRAM_BASE 0x00000000
103#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChungLiewb859ef12007-08-16 19:23:50 -0500104
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
106#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChungLiewb859ef12007-08-16 19:23:50 -0500107
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChungLiewb859ef12007-08-16 19:23:50 -0500109
110/*
111 * For booting Linux, the board info and command line data
112 * have to be in the first 8 MB of memory, since this is
113 * the maximum mapped by the Linux kernel during initialization ??
114 */
115/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000117#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiewb859ef12007-08-16 19:23:50 -0500118
119/*-----------------------------------------------------------------------
120 * FLASH organization
121 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
TsiChungLiewb859ef12007-08-16 19:23:50 -0500124#ifdef NORFLASH_PS32BIT
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
TsiChungLiewb859ef12007-08-16 19:23:50 -0500126#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChungLiewb859ef12007-08-16 19:23:50 -0500128#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
130# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
TsiChungLiewb859ef12007-08-16 19:23:50 -0500131#endif
132
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000133#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
TsiChungLiewb859ef12007-08-16 19:23:50 -0500134
135/* Configuration for environment
136 * Environment is embedded in u-boot in the second sector of the flash
137 */
angelo@sysam.it6312a952015-03-29 22:54:16 +0200138
139#define LDS_BOARD_TEXT \
140 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass547cb402017-08-03 12:21:49 -0600141 env/embedded.o(.text);
angelo@sysam.it6312a952015-03-29 22:54:16 +0200142
TsiChungLiewb859ef12007-08-16 19:23:50 -0500143/*-----------------------------------------------------------------------
144 * Cache Configuration
145 */
TsiChungLiewb859ef12007-08-16 19:23:50 -0500146
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600147#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200148 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600149#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200150 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600151#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV)
152#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
153 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
154 CF_ACR_EN | CF_ACR_SM_ALL)
155#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
156 CF_CACR_CEIB | CF_CACR_DCM | \
157 CF_CACR_EUSP)
158
TsiChungLiewb859ef12007-08-16 19:23:50 -0500159/*-----------------------------------------------------------------------
160 * Chipselect bank definitions
161 */
162/*
163 * CS0 - NOR Flash 1, 2, 4, or 8MB
164 * CS1 - Available
165 * CS2 - Available
166 * CS3 - Available
167 * CS4 - Available
168 * CS5 - Available
169 * CS6 - Available
170 * CS7 - Available
171 */
172#ifdef NORFLASH_PS32BIT
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000173# define CONFIG_SYS_CS0_BASE 0xFFC00000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174# define CONFIG_SYS_CS0_MASK 0x003f0001
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000175# define CONFIG_SYS_CS0_CTRL 0x00001D00
TsiChungLiewb859ef12007-08-16 19:23:50 -0500176#else
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000177# define CONFIG_SYS_CS0_BASE 0xFFE00000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178# define CONFIG_SYS_CS0_MASK 0x001f0001
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000179# define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChungLiewb859ef12007-08-16 19:23:50 -0500180#endif
181
182#endif /* _M5329EVB_H */