Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Dirk Eibach | fb60594 | 2017-02-22 16:07:23 +0100 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2015 Stefan Roese <sr@denx.de> |
| 4 | * Copyright (C) 2016 Mario Six <mario.six@gdsys.cc> |
Dirk Eibach | fb60594 | 2017-02-22 16:07:23 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <common.h> |
Simon Glass | ed38aef | 2020-05-10 11:40:03 -0600 | [diff] [blame] | 8 | #include <command.h> |
Dirk Eibach | fb60594 | 2017-02-22 16:07:23 +0100 | [diff] [blame] | 9 | #include <dm.h> |
Simon Glass | a7b5130 | 2019-11-14 12:57:46 -0700 | [diff] [blame] | 10 | #include <init.h> |
Dirk Eibach | fb60594 | 2017-02-22 16:07:23 +0100 | [diff] [blame] | 11 | #include <miiphy.h> |
Simon Glass | 274e0b0 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 12 | #include <net.h> |
Miquel Raynal | 4c6759e | 2018-05-15 11:57:06 +0200 | [diff] [blame] | 13 | #include <tpm-v1.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 14 | #include <asm/global_data.h> |
Dirk Eibach | fb60594 | 2017-02-22 16:07:23 +0100 | [diff] [blame] | 15 | #include <asm/io.h> |
| 16 | #include <asm/arch/cpu.h> |
| 17 | #include <asm-generic/gpio.h> |
Simon Glass | dbd7954 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 18 | #include <linux/delay.h> |
Dirk Eibach | fb60594 | 2017-02-22 16:07:23 +0100 | [diff] [blame] | 19 | |
Chris Packham | 1a07d21 | 2018-05-10 13:28:29 +1200 | [diff] [blame] | 20 | #include "../drivers/ddr/marvell/a38x/ddr3_init.h" |
Dirk Eibach | fb60594 | 2017-02-22 16:07:23 +0100 | [diff] [blame] | 21 | #include "../arch/arm/mach-mvebu/serdes/a38x/high_speed_env_spec.h" |
| 22 | |
| 23 | #include "keyprogram.h" |
| 24 | #include "dt_helpers.h" |
| 25 | #include "hydra.h" |
| 26 | #include "ihs_phys.h" |
| 27 | |
| 28 | DECLARE_GLOBAL_DATA_PTR; |
| 29 | |
Dirk Eibach | fb60594 | 2017-02-22 16:07:23 +0100 | [diff] [blame] | 30 | #define DB_GP_88F68XX_GPP_OUT_ENA_LOW 0x7fffffff |
| 31 | #define DB_GP_88F68XX_GPP_OUT_ENA_MID 0xffffefff |
| 32 | |
| 33 | #define DB_GP_88F68XX_GPP_OUT_VAL_LOW 0x0 |
| 34 | #define DB_GP_88F68XX_GPP_OUT_VAL_MID 0x00001000 |
| 35 | #define DB_GP_88F68XX_GPP_POL_LOW 0x0 |
| 36 | #define DB_GP_88F68XX_GPP_POL_MID 0x0 |
| 37 | |
Simon Glass | 8ceca1d | 2018-11-18 14:22:27 -0700 | [diff] [blame] | 38 | static int get_tpm(struct udevice **devp) |
| 39 | { |
| 40 | int rc; |
| 41 | |
| 42 | rc = uclass_first_device_err(UCLASS_TPM, devp); |
| 43 | if (rc) { |
| 44 | printf("Could not find TPM (ret=%d)\n", rc); |
| 45 | return CMD_RET_FAILURE; |
| 46 | } |
| 47 | |
| 48 | return 0; |
| 49 | } |
| 50 | |
Dirk Eibach | fb60594 | 2017-02-22 16:07:23 +0100 | [diff] [blame] | 51 | /* |
| 52 | * Define the DDR layout / topology here in the board file. This will |
| 53 | * be used by the DDR3 init code in the SPL U-Boot version to configure |
| 54 | * the DDR3 controller. |
| 55 | */ |
Chris Packham | 1a07d21 | 2018-05-10 13:28:29 +1200 | [diff] [blame] | 56 | static struct mv_ddr_topology_map ddr_topology_map = { |
| 57 | DEBUG_LEVEL_ERROR, |
Dirk Eibach | fb60594 | 2017-02-22 16:07:23 +0100 | [diff] [blame] | 58 | 0x1, /* active interfaces */ |
| 59 | /* cs_mask, mirror, dqs_swap, ck_swap X PUPs */ |
| 60 | { { { {0x1, 0, 0, 0}, |
| 61 | {0x1, 0, 0, 0}, |
| 62 | {0x1, 0, 0, 0}, |
| 63 | {0x1, 0, 0, 0}, |
| 64 | {0x1, 0, 0, 0} }, |
| 65 | SPEED_BIN_DDR_1600K, /* speed_bin */ |
Chris Packham | 1a07d21 | 2018-05-10 13:28:29 +1200 | [diff] [blame] | 66 | MV_DDR_DEV_WIDTH_16BIT, /* memory_width */ |
| 67 | MV_DDR_DIE_CAP_4GBIT, /* mem_size */ |
Chris Packham | 4bf81db | 2018-12-03 14:26:49 +1300 | [diff] [blame] | 68 | MV_DDR_FREQ_533, /* frequency */ |
Chris Packham | dd092bd | 2017-11-29 10:38:34 +1300 | [diff] [blame] | 69 | 0, 0, /* cas_wl cas_l */ |
Chris Packham | 3a09e13 | 2018-05-10 13:28:30 +1200 | [diff] [blame] | 70 | MV_DDR_TEMP_LOW, /* temperature */ |
| 71 | MV_DDR_TIM_DEFAULT} }, /* timing */ |
Chris Packham | 1a07d21 | 2018-05-10 13:28:29 +1200 | [diff] [blame] | 72 | BUS_MASK_32BIT, /* Busses mask */ |
| 73 | MV_DDR_CFG_DEFAULT, /* ddr configuration data source */ |
Moti Buskila | 498475e | 2021-02-19 17:11:19 +0100 | [diff] [blame] | 74 | NOT_COMBINED, /* ddr twin-die combined */ |
Chris Packham | 1a07d21 | 2018-05-10 13:28:29 +1200 | [diff] [blame] | 75 | { {0} }, /* raw spd data */ |
| 76 | {0} /* timing parameters */ |
| 77 | |
Dirk Eibach | fb60594 | 2017-02-22 16:07:23 +0100 | [diff] [blame] | 78 | }; |
| 79 | |
| 80 | static struct serdes_map serdes_topology_map[] = { |
| 81 | {SGMII0, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0}, |
| 82 | {USB3_HOST0, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0}, |
| 83 | /* SATA tx polarity is inverted */ |
| 84 | {SATA1, SERDES_SPEED_3_GBPS, SERDES_DEFAULT_MODE, 0, 1}, |
| 85 | {SGMII2, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0}, |
| 86 | {DEFAULT_SERDES, SERDES_SPEED_3_GBPS, SERDES_DEFAULT_MODE, 0, 0}, |
| 87 | {PEX2, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0} |
| 88 | }; |
| 89 | |
| 90 | int hws_board_topology_load(struct serdes_map **serdes_map_array, u8 *count) |
| 91 | { |
| 92 | *serdes_map_array = serdes_topology_map; |
| 93 | *count = ARRAY_SIZE(serdes_topology_map); |
| 94 | return 0; |
| 95 | } |
| 96 | |
Pali Rohár | 1feae9d | 2021-12-21 12:20:11 +0100 | [diff] [blame] | 97 | void spl_board_init(void) |
Dirk Eibach | fb60594 | 2017-02-22 16:07:23 +0100 | [diff] [blame] | 98 | { |
| 99 | #ifdef CONFIG_SPL_BUILD |
| 100 | uint k; |
| 101 | struct gpio_desc gpio = {}; |
| 102 | |
Pali Rohár | 2c391e5 | 2021-12-21 12:20:12 +0100 | [diff] [blame] | 103 | /* Enable PCIe link 2 */ |
| 104 | setbits_32(MVEBU_REGISTER(0x18204), BIT(2)); |
| 105 | mdelay(10); |
| 106 | |
Dirk Eibach | fb60594 | 2017-02-22 16:07:23 +0100 | [diff] [blame] | 107 | if (!request_gpio_by_name(&gpio, "pca9698@22", 31, "fpga-program-gpio")) { |
| 108 | /* prepare FPGA reconfiguration */ |
| 109 | dm_gpio_set_dir_flags(&gpio, GPIOD_IS_OUT); |
| 110 | dm_gpio_set_value(&gpio, 0); |
| 111 | |
| 112 | /* give lunatic PCIe clock some time to stabilize */ |
| 113 | mdelay(500); |
| 114 | |
| 115 | /* start FPGA reconfiguration */ |
| 116 | dm_gpio_set_dir_flags(&gpio, GPIOD_IS_IN); |
| 117 | } |
| 118 | |
| 119 | /* wait for FPGA done */ |
| 120 | if (!request_gpio_by_name(&gpio, "pca9698@22", 19, "fpga-done-gpio")) { |
| 121 | for (k = 0; k < 20; ++k) { |
| 122 | if (dm_gpio_get_value(&gpio)) { |
| 123 | printf("FPGA done after %u rounds\n", k); |
| 124 | break; |
| 125 | } |
| 126 | mdelay(100); |
| 127 | } |
| 128 | } |
| 129 | |
| 130 | /* disable FPGA reset */ |
| 131 | if (!request_gpio_by_name(&gpio, "gpio@18100", 6, "cpu-to-fpga-reset")) { |
| 132 | dm_gpio_set_dir_flags(&gpio, GPIOD_IS_OUT); |
| 133 | dm_gpio_set_value(&gpio, 1); |
| 134 | } |
| 135 | |
| 136 | /* wait for FPGA ready */ |
| 137 | if (!request_gpio_by_name(&gpio, "pca9698@22", 27, "fpga-ready-gpio")) { |
| 138 | for (k = 0; k < 2; ++k) { |
| 139 | if (!dm_gpio_get_value(&gpio)) |
| 140 | break; |
| 141 | mdelay(100); |
| 142 | } |
| 143 | } |
| 144 | #endif |
| 145 | } |
| 146 | |
Chris Packham | 1a07d21 | 2018-05-10 13:28:29 +1200 | [diff] [blame] | 147 | struct mv_ddr_topology_map *mv_ddr_topology_map_get(void) |
Dirk Eibach | fb60594 | 2017-02-22 16:07:23 +0100 | [diff] [blame] | 148 | { |
| 149 | return &ddr_topology_map; |
| 150 | } |
| 151 | |
| 152 | int board_early_init_f(void) |
| 153 | { |
| 154 | #ifdef CONFIG_SPL_BUILD |
| 155 | /* Configure MPP */ |
| 156 | writel(0x00111111, MVEBU_MPP_BASE + 0x00); |
| 157 | writel(0x40040000, MVEBU_MPP_BASE + 0x04); |
| 158 | writel(0x00466444, MVEBU_MPP_BASE + 0x08); |
| 159 | writel(0x00043300, MVEBU_MPP_BASE + 0x0c); |
| 160 | writel(0x44400000, MVEBU_MPP_BASE + 0x10); |
| 161 | writel(0x20000334, MVEBU_MPP_BASE + 0x14); |
| 162 | writel(0x40000000, MVEBU_MPP_BASE + 0x18); |
| 163 | writel(0x00004444, MVEBU_MPP_BASE + 0x1c); |
| 164 | |
| 165 | /* Set GPP Out value */ |
| 166 | writel(DB_GP_88F68XX_GPP_OUT_VAL_LOW, MVEBU_GPIO0_BASE + 0x00); |
| 167 | writel(DB_GP_88F68XX_GPP_OUT_VAL_MID, MVEBU_GPIO1_BASE + 0x00); |
| 168 | |
| 169 | /* Set GPP Polarity */ |
| 170 | writel(DB_GP_88F68XX_GPP_POL_LOW, MVEBU_GPIO0_BASE + 0x0c); |
| 171 | writel(DB_GP_88F68XX_GPP_POL_MID, MVEBU_GPIO1_BASE + 0x0c); |
| 172 | |
| 173 | /* Set GPP Out Enable */ |
| 174 | writel(DB_GP_88F68XX_GPP_OUT_ENA_LOW, MVEBU_GPIO0_BASE + 0x04); |
| 175 | writel(DB_GP_88F68XX_GPP_OUT_ENA_MID, MVEBU_GPIO1_BASE + 0x04); |
| 176 | #endif |
| 177 | |
| 178 | return 0; |
| 179 | } |
| 180 | |
| 181 | int board_init(void) |
| 182 | { |
| 183 | /* Address of boot parameters */ |
| 184 | gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100; |
| 185 | |
| 186 | return 0; |
| 187 | } |
| 188 | |
| 189 | #ifndef CONFIG_SPL_BUILD |
| 190 | void init_host_phys(struct mii_dev *bus) |
| 191 | { |
| 192 | uint k; |
| 193 | |
| 194 | for (k = 0; k < 2; ++k) { |
| 195 | struct phy_device *phydev; |
| 196 | |
| 197 | phydev = phy_find_by_mask(bus, 1 << k, |
| 198 | PHY_INTERFACE_MODE_SGMII); |
| 199 | |
| 200 | if (phydev) |
| 201 | phy_config(phydev); |
| 202 | } |
| 203 | } |
| 204 | |
| 205 | int ccdc_eth_init(void) |
| 206 | { |
| 207 | uint k; |
| 208 | uint octo_phy_mask = 0; |
| 209 | int ret; |
| 210 | struct mii_dev *bus; |
| 211 | |
| 212 | /* Init SoC's phys */ |
| 213 | bus = miiphy_get_dev_by_name("ethernet@34000"); |
| 214 | |
| 215 | if (bus) |
| 216 | init_host_phys(bus); |
| 217 | |
| 218 | bus = miiphy_get_dev_by_name("ethernet@70000"); |
| 219 | |
| 220 | if (bus) |
| 221 | init_host_phys(bus); |
| 222 | |
| 223 | /* Init octo phys */ |
| 224 | octo_phy_mask = calculate_octo_phy_mask(); |
| 225 | |
| 226 | printf("IHS PHYS: %08x", octo_phy_mask); |
| 227 | |
| 228 | ret = init_octo_phys(octo_phy_mask); |
| 229 | |
| 230 | if (ret) |
| 231 | return ret; |
| 232 | |
| 233 | printf("\n"); |
| 234 | |
| 235 | if (!get_fpga()) { |
| 236 | puts("fpga was NULL\n"); |
| 237 | return 1; |
| 238 | } |
| 239 | |
| 240 | /* reset all FPGA-QSGMII instances */ |
| 241 | for (k = 0; k < 80; ++k) |
| 242 | writel(1 << 31, get_fpga()->qsgmii_port_state[k]); |
| 243 | |
| 244 | udelay(100); |
| 245 | |
| 246 | for (k = 0; k < 80; ++k) |
| 247 | writel(0, get_fpga()->qsgmii_port_state[k]); |
| 248 | return 0; |
| 249 | } |
| 250 | |
| 251 | #endif |
| 252 | |
| 253 | int board_late_init(void) |
| 254 | { |
| 255 | #ifndef CONFIG_SPL_BUILD |
| 256 | hydra_initialize(); |
| 257 | #endif |
| 258 | return 0; |
| 259 | } |
| 260 | |
| 261 | int board_fix_fdt(void *rw_fdt_blob) |
| 262 | { |
| 263 | struct udevice *bus = NULL; |
| 264 | uint k; |
| 265 | char name[64]; |
| 266 | int err; |
| 267 | |
| 268 | err = uclass_get_device_by_name(UCLASS_I2C, "i2c@11000", &bus); |
| 269 | |
| 270 | if (err) { |
| 271 | printf("Could not get I2C bus.\n"); |
| 272 | return err; |
| 273 | } |
| 274 | |
| 275 | for (k = 0x21; k <= 0x26; k++) { |
| 276 | snprintf(name, 64, |
| 277 | "/soc/internal-regs/i2c@11000/pca9698@%02x", k); |
| 278 | |
| 279 | if (!dm_i2c_simple_probe(bus, k)) |
| 280 | fdt_disable_by_ofname(rw_fdt_blob, name); |
| 281 | } |
| 282 | |
| 283 | return 0; |
| 284 | } |
| 285 | |
| 286 | int last_stage_init(void) |
| 287 | { |
Simon Glass | 8ceca1d | 2018-11-18 14:22:27 -0700 | [diff] [blame] | 288 | struct udevice *tpm; |
| 289 | int ret; |
| 290 | |
Dirk Eibach | fb60594 | 2017-02-22 16:07:23 +0100 | [diff] [blame] | 291 | #ifndef CONFIG_SPL_BUILD |
| 292 | ccdc_eth_init(); |
| 293 | #endif |
Simon Glass | 8ceca1d | 2018-11-18 14:22:27 -0700 | [diff] [blame] | 294 | ret = get_tpm(&tpm); |
Simon Glass | 3b8692a | 2021-02-06 14:23:36 -0700 | [diff] [blame] | 295 | if (ret || tpm_init(tpm) || tpm1_startup(tpm, TPM_ST_CLEAR) || |
| 296 | tpm1_continue_self_test(tpm)) { |
Dirk Eibach | fb60594 | 2017-02-22 16:07:23 +0100 | [diff] [blame] | 297 | return 1; |
| 298 | } |
| 299 | |
| 300 | mdelay(37); |
| 301 | |
Simon Glass | 8ceca1d | 2018-11-18 14:22:27 -0700 | [diff] [blame] | 302 | flush_keys(tpm); |
| 303 | load_and_run_keyprog(tpm); |
Dirk Eibach | fb60594 | 2017-02-22 16:07:23 +0100 | [diff] [blame] | 304 | |
| 305 | return 0; |
| 306 | } |