blob: c6e79532096335fd41ed7e5cd63ac50b063beaa7 [file] [log] [blame]
Dan Malek6acf0482007-01-05 09:15:34 +01001/*
2 * (C) Copyright 2005 Embedded Alley Solutions, Inc.
3 * Dan Malek <dan@embeddedalley.com>
4 * Copied from STx GP3.
5 * Updates for Silicon Tx GP3 SSA board.
6 *
7 * (C) Copyright 2002,2003 Motorola,Inc.
8 * Xianghua Xiao <X.Xiao@motorola.com>
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29/* mpc8560ads board configuration file */
30/* please refer to doc/README.mpc85xx for more info */
31/* make sure you change the MAC address and other network params first,
32 * search for CONFIG_ETHADDR,CONFIG_SERVERIP,etc in this file
33 */
34
35#ifndef __CONFIG_H
36#define __CONFIG_H
37
38/* High Level Configuration Options */
39#define CONFIG_BOOKE 1 /* BOOKE */
40#define CONFIG_E500 1 /* BOOKE e500 family */
41#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
42#define CONFIG_CPM2 1 /* has CPM2 */
43#define CONFIG_STXSSA 1 /* Silicon Tx GPPP SSA board specific*/
44
Wolfgang Denk75839132007-07-06 02:50:19 +020045#define CONFIG_PCI /* PCI ethernet support */
46#define CONFIG_TSEC_ENET /* tsec ethernet support*/
47#undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
Dan Malek6acf0482007-01-05 09:15:34 +010048#define CONFIG_ENV_OVERWRITE
Wolfgang Denk75839132007-07-06 02:50:19 +020049#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
50#undef CONFIG_DDR_ECC /* only for ECC DDR module */
51#undef CONFIG_DDR_DLL /* possible DLL fix needed */
Dan Malek6acf0482007-01-05 09:15:34 +010052#define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
53
54
55/* sysclk for MPC85xx
56 */
57
Wolfgang Denk75839132007-07-06 02:50:19 +020058#define CONFIG_SYS_CLK_FREQ 33000000 /* most pci cards are 33Mhz */
Dan Malek6acf0482007-01-05 09:15:34 +010059
60/* Blinkin' LEDs for Robert :-)
61*/
62#define CONFIG_SHOW_ACTIVITY 1
63
64/*
65 * These can be toggled for performance analysis, otherwise use default.
66 */
Wolfgang Denk75839132007-07-06 02:50:19 +020067#define CONFIG_L2_CACHE /* toggle L2 cache */
68#define CONFIG_BTB /* toggle branch predition */
69#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
Dan Malek6acf0482007-01-05 09:15:34 +010070
Wolfgang Denk75839132007-07-06 02:50:19 +020071#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
Dan Malek6acf0482007-01-05 09:15:34 +010072
Wolfgang Denk75839132007-07-06 02:50:19 +020073#undef CFG_DRAM_TEST /* memory test, takes time */
74#define CFG_MEMTEST_START 0x00200000 /* memtest region */
75#define CFG_MEMTEST_END 0x00400000
Dan Malek6acf0482007-01-05 09:15:34 +010076
77
Wolfgang Denk75839132007-07-06 02:50:19 +020078/* Localbus connector. There are many options that can be
Dan Malek6acf0482007-01-05 09:15:34 +010079 * connected here, including sdram or lots of flash.
80 * This address, however, is used to configure a 256M local bus
81 * window that includes the Config latch below.
82 */
Wolfgang Denk75839132007-07-06 02:50:19 +020083#define CFG_LBC_OPTION_BASE 0xF0000000 /* Localbus Extension */
Dan Malek6acf0482007-01-05 09:15:34 +010084#define CFG_LBC_OPTION_SIZE 256 /* 256MB */
85
86/* There are various flash options used, we configure for the largest,
87 * which is 64Mbytes. The CFI works fine and will discover the proper
88 * sizes.
89 */
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +020090#ifdef CONFIG_STXSSA_4M
Wolfgang Denk75839132007-07-06 02:50:19 +020091#define CFG_FLASH_BASE 0xFFC00000 /* start of 4 MiB flash */
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +020092#else
Wolfgang Denk75839132007-07-06 02:50:19 +020093#define CFG_FLASH_BASE 0xFC000000 /* start of 64 MiB flash */
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +020094#endif
95#define CFG_BR0_PRELIM (CFG_FLASH_BASE | 0x1801) /* port size 32bit */
96#define CFG_OR0_PRELIM (CFG_FLASH_BASE | 0x0FF7)
Dan Malek6acf0482007-01-05 09:15:34 +010097
98#define CFG_FLASH_CFI 1
99#define CFG_FLASH_CFI_DRIVER 1
Wolfgang Denk75839132007-07-06 02:50:19 +0200100#undef CFG_FLASH_USE_BUFFER_WRITE /* use buffered writes (20x faster) */
Dan Malek6acf0482007-01-05 09:15:34 +0100101#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
102#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
103
104#define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
105
106#define CFG_FLASH_PROTECTION
107
108/* The configuration latch is Chip Select 1.
109 * It's an 8-bit latch in the lower 8 bits of the word.
110 */
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +0200111#define CFG_LBC_CFGLATCH_BASE 0xFB000000 /* Base of config latch */
112#define CFG_BR1_PRELIM 0xFB001801 /* 32-bit port */
Wolfgang Denk75839132007-07-06 02:50:19 +0200113#define CFG_OR1_PRELIM 0xFFFF0FF7 /* 64K is enough */
Dan Malek6acf0482007-01-05 09:15:34 +0100114
Wolfgang Denk75839132007-07-06 02:50:19 +0200115#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
Dan Malek6acf0482007-01-05 09:15:34 +0100116
117#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
118#define CFG_RAMBOOT
119#else
Wolfgang Denk75839132007-07-06 02:50:19 +0200120#undef CFG_RAMBOOT
Dan Malek6acf0482007-01-05 09:15:34 +0100121#endif
122
123#ifdef CFG_RAMBOOT
Wolfgang Denk75839132007-07-06 02:50:19 +0200124#define CFG_CCSRBAR_DEFAULT 0x40000000 /* CCSRBAR by BDI cfg */
Dan Malek6acf0482007-01-05 09:15:34 +0100125#else
Wolfgang Denk75839132007-07-06 02:50:19 +0200126#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
Dan Malek6acf0482007-01-05 09:15:34 +0100127#endif
Wolfgang Denk75839132007-07-06 02:50:19 +0200128#define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
Dan Malek6acf0482007-01-05 09:15:34 +0100129#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
130
131
132/*
133 * DDR Setup
134 */
135
136/*
137 * Base addresses -- Note these are effective addresses where the
138 * actual resources get mapped (not physical addresses)
139 */
140#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */
141#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
142
Wolfgang Denk75839132007-07-06 02:50:19 +0200143#define SPD_EEPROM_ADDRESS 0x54 /* DDR DIMM */
Dan Malek6acf0482007-01-05 09:15:34 +0100144
145#undef CONFIG_CLOCKS_IN_MHZ
146
147/* local bus definitions */
Wolfgang Denk75839132007-07-06 02:50:19 +0200148#define CFG_BR2_PRELIM 0xf8001861 /* 64MB localbus SDRAM */
Dan Malek6acf0482007-01-05 09:15:34 +0100149#define CFG_OR2_PRELIM 0xfc006901
Wolfgang Denk75839132007-07-06 02:50:19 +0200150#define CFG_LBC_LCRR 0x00030004 /* local bus freq */
Dan Malek6acf0482007-01-05 09:15:34 +0100151#define CFG_LBC_LBCR 0x00000000
152#define CFG_LBC_LSRT 0x20000000
153#define CFG_LBC_MRTPR 0x20000000
154#define CFG_LBC_LSDMR_1 0x2861b723
155#define CFG_LBC_LSDMR_2 0x0861b723
156#define CFG_LBC_LSDMR_3 0x0861b723
157#define CFG_LBC_LSDMR_4 0x1861b723
158#define CFG_LBC_LSDMR_5 0x4061b723
159
160#define CONFIG_L1_INIT_RAM
Wolfgang Denk75839132007-07-06 02:50:19 +0200161#define CFG_INIT_RAM_LOCK 1
162#define CFG_INIT_RAM_ADDR 0x60000000 /* Initial RAM address */
163#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
Dan Malek6acf0482007-01-05 09:15:34 +0100164
Wolfgang Denk75839132007-07-06 02:50:19 +0200165#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
Dan Malek6acf0482007-01-05 09:15:34 +0100166#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
167#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
168
Wolfgang Denk75839132007-07-06 02:50:19 +0200169#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
170#define CFG_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Dan Malek6acf0482007-01-05 09:15:34 +0100171
172/* Serial Port */
173#define CONFIG_CONS_INDEX 2
174#undef CONFIG_SERIAL_SOFTWARE_FIFO
175#define CFG_NS16550
176#define CFG_NS16550_SERIAL
Wolfgang Denk75839132007-07-06 02:50:19 +0200177#define CFG_NS16550_REG_SIZE 1
Dan Malek6acf0482007-01-05 09:15:34 +0100178#define CFG_NS16550_CLK get_bus_freq(0)
179
Dan Malek6acf0482007-01-05 09:15:34 +0100180#define CFG_BAUDRATE_TABLE \
181 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
182
Wolfgang Denk75839132007-07-06 02:50:19 +0200183#define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
184#define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
Dan Malek6acf0482007-01-05 09:15:34 +0100185
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200186#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
187#define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
Wolfgang Denk75839132007-07-06 02:50:19 +0200188#ifdef CFG_HUSH_PARSER
Dan Malek6acf0482007-01-05 09:15:34 +0100189#define CFG_PROMPT_HUSH_PS2 "> "
190#endif
191
Wolfgang Denk9c8baad2007-10-12 15:49:39 +0200192/*
193 * I2C
194 */
Dan Malek6acf0482007-01-05 09:15:34 +0100195#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
Wolfgang Denk75839132007-07-06 02:50:19 +0200196#define CONFIG_HARD_I2C /* I2C with hardware support*/
Dan Malek6acf0482007-01-05 09:15:34 +0100197#undef CONFIG_SOFT_I2C /* I2C bit-banged */
198#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
199#define CFG_I2C_SLAVE 0x7F
Dan Malek6acf0482007-01-05 09:15:34 +0100200#undef CFG_I2C_NOPROBES
Dan Malek6acf0482007-01-05 09:15:34 +0100201#define CFG_I2C_OFFSET 0x3000
202
Wolfgang Denk9c8baad2007-10-12 15:49:39 +0200203/* I2C RTC */
204#define CONFIG_RTC_DS1337 /* This is really a DS1339 RTC */
205#define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
206
Wolfgang Denk75839132007-07-06 02:50:19 +0200207/* I2C EEPROM. AT24C32, we keep our environment in here.
Dan Malek6acf0482007-01-05 09:15:34 +0100208*/
209#define CFG_I2C_EEPROM_ADDR 0x51 /* 1010001x */
210#define CFG_I2C_EEPROM_ADDR_LEN 2
211#define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
212#define CFG_EEPROM_PAGE_WRITE_ENABLE
213#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
214
215/*
216 * Standard 8555 PCI mapping.
217 * Addresses are mapped 1-1.
218 */
219#define CFG_PCI1_MEM_BASE 0x80000000
220#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
221#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
222#define CFG_PCI1_IO_BASE 0x00000000
223#define CFG_PCI1_IO_PHYS 0xe2000000
224#define CFG_PCI1_IO_SIZE 0x01000000 /* 16M */
225
226#define CFG_PCI2_MEM_BASE 0xa0000000
227#define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
228#define CFG_PCI2_MEM_SIZE 0x20000000 /* 512M */
229#define CFG_PCI2_IO_BASE 0x00000000
230#define CFG_PCI2_IO_PHYS 0xe3000000
231#define CFG_PCI2_IO_SIZE 0x01000000 /* 16M */
232
233#if defined(CONFIG_PCI) /* PCI Ethernet card */
Grzegorz Bernacki06553ce2007-09-11 15:42:11 +0200234#define CONFIG_MPC85XX_PCI2 1
Dan Malek6acf0482007-01-05 09:15:34 +0100235#define CONFIG_NET_MULTI
Wolfgang Denk75839132007-07-06 02:50:19 +0200236#define CONFIG_PCI_PNP /* do pci plug-and-play */
Dan Malek6acf0482007-01-05 09:15:34 +0100237
Wolfgang Denk75839132007-07-06 02:50:19 +0200238#define CONFIG_EEPRO100
239#define CONFIG_TULIP
Dan Malek6acf0482007-01-05 09:15:34 +0100240
241#if !defined(CONFIG_PCI_PNP)
Wolfgang Denk75839132007-07-06 02:50:19 +0200242 #define PCI_ENET0_IOADDR 0xe0000000
243 #define PCI_ENET0_MEMADDR 0xe0000000
244 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
Dan Malek6acf0482007-01-05 09:15:34 +0100245#endif
246
Wolfgang Denk75839132007-07-06 02:50:19 +0200247#define CONFIG_PCI_SCAN_SHOW
248#define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Dan Malek6acf0482007-01-05 09:15:34 +0100249
250#endif /* CONFIG_PCI */
251
252#if defined(CONFIG_TSEC_ENET)
253
254#ifndef CONFIG_NET_MULTI
Wolfgang Denk75839132007-07-06 02:50:19 +0200255#define CONFIG_NET_MULTI 1
Dan Malek6acf0482007-01-05 09:15:34 +0100256#endif
257
258#define CONFIG_MII 1 /* MII PHY management */
259
Kim Phillips177e58f2007-05-16 16:52:19 -0500260#define CONFIG_TSEC1 1
261#define CONFIG_TSEC1_NAME "TSEC0"
262#define CONFIG_TSEC2 1
263#define CONFIG_TSEC2_NAME "TSEC1"
Dan Malek6acf0482007-01-05 09:15:34 +0100264
265#define TSEC1_PHY_ADDR 2
266#define TSEC2_PHY_ADDR 4
267#define TSEC1_PHYIDX 0
268#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500269#define TSEC1_FLAGS TSEC_GIGABIT
270#define TSEC2_FLAGS TSEC_GIGABIT
Dan Malek6acf0482007-01-05 09:15:34 +0100271#define CONFIG_ETHPRIME "TSEC0"
272
273#elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */
274
Wolfgang Denk75839132007-07-06 02:50:19 +0200275#define CONFIG_ETHER_ON_FCC2 /* define if ether on FCC */
276#undef CONFIG_ETHER_NONE /* define if ether on something else */
277#define CONFIG_ETHER_INDEX 2 /* which channel for ether */
Dan Malek6acf0482007-01-05 09:15:34 +0100278
279#if (CONFIG_ETHER_INDEX == 2)
280 /*
281 * - Rx-CLK is CLK13
282 * - Tx-CLK is CLK14
283 * - Select bus for bd/buffers
284 * - Full duplex
285 */
Wolfgang Denk75839132007-07-06 02:50:19 +0200286 #define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
287 #define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
288 #define CFG_CPMFCR_RAMTYPE 0
Dan Malek6acf0482007-01-05 09:15:34 +0100289#if 0
Wolfgang Denk75839132007-07-06 02:50:19 +0200290 #define CFG_FCC_PSMR (FCC_PSMR_FDE)
Dan Malek6acf0482007-01-05 09:15:34 +0100291#else
Wolfgang Denk75839132007-07-06 02:50:19 +0200292 #define CFG_FCC_PSMR 0
Dan Malek6acf0482007-01-05 09:15:34 +0100293#endif
294 #define FETH2_RST 0x01
295#elif (CONFIG_ETHER_INDEX == 3)
296 /* need more definitions here for FE3 */
297 #define FETH3_RST 0x80
Wolfgang Denk75839132007-07-06 02:50:19 +0200298#endif /* CONFIG_ETHER_INDEX */
Dan Malek6acf0482007-01-05 09:15:34 +0100299
300/* MDIO is done through the TSEC0 control.
301*/
302#define CONFIG_MII /* MII PHY management */
303#undef CONFIG_BITBANGMII /* bit-bang MII PHY management */
304
305#endif
306
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200307/* Environment - default config is in flash, see below */
308#if 0 /* in EEPROM */
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +0200309# define CFG_ENV_IS_IN_EEPROM 1
310# define CFG_ENV_OFFSET 0
311# define CFG_ENV_SIZE 2048
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200312#else /* in flash */
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +0200313# define CFG_ENV_IS_IN_FLASH 1
314# ifdef CONFIG_STXSSA_4M
315# define CFG_ENV_SECT_SIZE 0x20000
316# else /* default configuration - 64 MiB flash */
317# define CFG_ENV_SECT_SIZE 0x40000
318# endif
319# define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SECT_SIZE)
320# define CFG_ENV_SIZE 0x4000
321# define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR - CFG_ENV_SECT_SIZE)
322# define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
Dan Malek6acf0482007-01-05 09:15:34 +0100323#endif
324
Dan Malek6acf0482007-01-05 09:15:34 +0100325#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
326#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
327
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200328#define CONFIG_TIMESTAMP /* Print image info with ts */
329
Jon Loeligere63319f2007-06-13 13:22:08 -0500330
331/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500332 * BOOTP options
333 */
334#define CONFIG_BOOTP_BOOTFILESIZE
335#define CONFIG_BOOTP_BOOTPATH
336#define CONFIG_BOOTP_GATEWAY
337#define CONFIG_BOOTP_HOSTNAME
338
339
340/*
Jon Loeligere63319f2007-06-13 13:22:08 -0500341 * Command line configuration.
342 */
343#include <config_cmd_default.h>
344
Wolfgang Denk9c8baad2007-10-12 15:49:39 +0200345#define CONFIG_CMD_DATE
346#define CONFIG_CMD_DHCP
347#define CONFIG_CMD_EEPROM
Jon Loeligere63319f2007-06-13 13:22:08 -0500348#define CONFIG_CMD_I2C
Wolfgang Denk9c8baad2007-10-12 15:49:39 +0200349#define CONFIG_CMD_NFS
350#define CONFIG_CMD_PING
351#define CONFIG_CMD_SNTP
Jon Loeligere63319f2007-06-13 13:22:08 -0500352
353#if defined(CONFIG_PCI)
354 #define CONFIG_CMD_PCI
355#endif
356
357#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
358 #define CONFIG_CMD_MII
359#endif
360
Dan Malek6acf0482007-01-05 09:15:34 +0100361#if defined(CFG_RAMBOOT)
Jon Loeligere63319f2007-06-13 13:22:08 -0500362 #undef CONFIG_CMD_ENV
363 #undef CONFIG_CMD_LOADS
Dan Malek6acf0482007-01-05 09:15:34 +0100364#else
Jon Loeligere63319f2007-06-13 13:22:08 -0500365 #define CONFIG_CMD_ELF
Dan Malek6acf0482007-01-05 09:15:34 +0100366#endif
Jon Loeligere63319f2007-06-13 13:22:08 -0500367
Dan Malek6acf0482007-01-05 09:15:34 +0100368
369#undef CONFIG_WATCHDOG /* watchdog disabled */
370
371/*
372 * Miscellaneous configurable options
373 */
374#define CFG_LONGHELP /* undef to save memory */
375#define CFG_PROMPT "SSA=> " /* Monitor Command Prompt */
Jon Loeliger595f2622007-07-04 22:31:07 -0500376#if defined(CONFIG_CMD_KGDB)
Dan Malek6acf0482007-01-05 09:15:34 +0100377#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
378#else
379#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
380#endif
381#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
382#define CFG_MAXARGS 16 /* max number of command args */
383#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
384#define CFG_LOAD_ADDR 0x1000000 /* default load address */
385#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
386
387/*
388 * For booting Linux, the board info and command line data
389 * have to be in the first 8 MB of memory, since this is
390 * the maximum mapped by the Linux kernel during initialization.
391 */
392#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
393
394/* Cache Configuration */
395#define CFG_DCACHE_SIZE 32768
396#define CFG_CACHELINE_SIZE 32
Jon Loeliger595f2622007-07-04 22:31:07 -0500397#if defined(CONFIG_CMD_KGDB)
Dan Malek6acf0482007-01-05 09:15:34 +0100398#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
399#endif
400
401/*
402 * Internal Definitions
403 *
404 * Boot Flags
405 */
406#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
407#define BOOTFLAG_WARM 0x02 /* Software reboot */
408
Jon Loeliger595f2622007-07-04 22:31:07 -0500409#if defined(CONFIG_CMD_KGDB)
Dan Malek6acf0482007-01-05 09:15:34 +0100410#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
411#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
412#endif
413
414/*Note: change below for your network setting!!! */
415#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
Andy Fleming458c3892007-08-16 16:35:02 -0500416#define CONFIG_HAS_ETH0
Dan Malek6acf0482007-01-05 09:15:34 +0100417#define CONFIG_ETHADDR 00:e0:0c:07:9b:8a
418#define CONFIG_HAS_ETH1
419#define CONFIG_ETH1ADDR 00:e0:0c:07:9b:8b
420#define CONFIG_HAS_ETH2
421#define CONFIG_ETH2ADDR 00:e0:0c:07:9b:8c
422#endif
423
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200424/*
425 * Environment in EEPROM is compatible with different flash sector sizes,
426 * but only little space is available, so we use a very simple setup.
427 * With environment in flash, we use a more powerful default configuration.
428 */
429#ifdef CFG_ENV_IS_IN_EEPROM /* use restricted "standard" environment */
430
Wolfgang Denk75839132007-07-06 02:50:19 +0200431#define CONFIG_BAUDRATE 38400
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200432
433#define CONFIG_BOOTDELAY 3 /* -1 disable autoboot */
434#define CONFIG_BOOTCOMMAND "bootm 0xffc00000 0xffd00000"
435#define CONFIG_BOOTARGS "root=/dev/nfs rw ip=any console=ttyS1,$baudrate"
Dan Malek6acf0482007-01-05 09:15:34 +0100436#define CONFIG_SERVERIP 192.168.85.1
Wolfgang Denk75839132007-07-06 02:50:19 +0200437#define CONFIG_IPADDR 192.168.85.60
Dan Malek6acf0482007-01-05 09:15:34 +0100438#define CONFIG_GATEWAYIP 192.168.85.1
439#define CONFIG_NETMASK 255.255.255.0
440#define CONFIG_HOSTNAME STX_SSA
441#define CONFIG_ROOTPATH /gppproot
442#define CONFIG_BOOTFILE uImage
443#define CONFIG_LOADADDR 0x1000000
444
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200445#else /* ENV IS IN FLASH -- use a full-blown envionment */
446
Wolfgang Denk75839132007-07-06 02:50:19 +0200447#define CONFIG_BAUDRATE 115200
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200448
449#define CONFIG_BOOTDELAY 5 /* -1 disable autoboot */
450
451#define CONFIG_PREBOOT "echo;" \
452 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
453 "echo"
454
455#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
456
457#define CONFIG_EXTRA_ENV_SETTINGS \
458 "hostname=gp3ssa\0" \
459 "bootfile=/tftpboot/gp3ssa/uImage\0" \
460 "loadaddr=400000\0" \
461 "netdev=eth0\0" \
462 "consdev=ttyS1\0" \
463 "nfsargs=setenv bootargs root=/dev/nfs rw " \
464 "nfsroot=$serverip:$rootpath\0" \
465 "ramargs=setenv bootargs root=/dev/ram rw\0" \
466 "addip=setenv bootargs $bootargs " \
467 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
468 ":$hostname:$netdev:off panic=1\0" \
469 "addcons=setenv bootargs $bootargs " \
470 "console=$consdev,$baudrate\0" \
471 "flash_nfs=run nfsargs addip addcons;" \
472 "bootm $kernel_addr\0" \
473 "flash_self=run ramargs addip addcons;" \
474 "bootm $kernel_addr $ramdisk_addr\0" \
475 "net_nfs=tftp $loadaddr $bootfile;" \
476 "run nfsargs addip addcons;bootm\0" \
477 "rootpath=/opt/eldk/ppc_85xx\0" \
478 "kernel_addr=FC000000\0" \
479 "ramdisk_addr=FC200000\0" \
480 ""
481#define CONFIG_BOOTCOMMAND "run flash_self"
482
483#endif /* CFG_ENV_IS_IN_EEPROM */
484
Dan Malek6acf0482007-01-05 09:15:34 +0100485#endif /* __CONFIG_H */