blob: 4c8407bb676846dda2a1270d53a07b0df5a1d13a [file] [log] [blame]
Dennis Gilmore77c39402018-06-11 19:39:53 -05001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2018 Dennis Gilmore <dgilmore@redhat.com>
4 * based on board/solidrun/clearfog/clearfog.c
5 */
6
Tom Rinidec7ea02024-05-20 13:35:03 -06007#include <config.h>
Dennis Gilmore77c39402018-06-11 19:39:53 -05008#include <i2c.h>
Simon Glass97589732020-05-10 11:40:02 -06009#include <init.h>
Dennis Gilmore77c39402018-06-11 19:39:53 -050010#include <miiphy.h>
Simon Glass274e0b02020-05-10 11:39:56 -060011#include <net.h>
Dennis Gilmore77c39402018-06-11 19:39:53 -050012#include <netdev.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060013#include <asm/global_data.h>
Dennis Gilmore77c39402018-06-11 19:39:53 -050014#include <asm/io.h>
15#include <asm/arch/cpu.h>
16#include <asm/arch/soc.h>
17
18#include "../drivers/ddr/marvell/a38x/ddr3_init.h"
19#include <../serdes/a38x/high_speed_env_spec.h>
20
21DECLARE_GLOBAL_DATA_PTR;
22
Dennis Gilmore77c39402018-06-11 19:39:53 -050023/*
24 * Those values and defines are taken from the Marvell U-Boot version
25 * "u-boot-2013.01-15t1-helios4" as well as the upstream config for clearfog
26 */
27#define BOARD_GPP_OUT_ENA_LOW 0xffffffff
28#define BOARD_GPP_OUT_ENA_MID 0xffffffff
29
30#define BOARD_GPP_OUT_VAL_LOW 0x0
31#define BOARD_GPP_OUT_VAL_MID 0x0
32#define BOARD_GPP_POL_LOW 0x0
33#define BOARD_GPP_POL_MID 0x0
34
Dennis Gilmore77c39402018-06-11 19:39:53 -050035static struct serdes_map board_serdes_map[] = {
36 {SATA0, SERDES_SPEED_6_GBPS, SERDES_DEFAULT_MODE, 0, 0},
37 {USB3_HOST0, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
38 {SATA1, SERDES_SPEED_6_GBPS, SERDES_DEFAULT_MODE, 0, 0},
39 {SATA3, SERDES_SPEED_6_GBPS, SERDES_DEFAULT_MODE, 0, 0},
40 {SATA2, SERDES_SPEED_6_GBPS, SERDES_DEFAULT_MODE, 0, 0},
41 {USB3_HOST1, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
42};
43
44int hws_board_topology_load(struct serdes_map **serdes_map_array, u8 *count)
45{
46 *serdes_map_array = board_serdes_map;
47 *count = ARRAY_SIZE(board_serdes_map);
48 return 0;
49}
50
51/*
52 * Define the DDR layout / topology here in the board file. This will
53 * be used by the DDR3 init code in the SPL U-Boot version to configure
54 * the DDR3 controller.
55 */
56static struct mv_ddr_topology_map board_topology_map = {
57 DEBUG_LEVEL_ERROR,
58 0x1, /* active interfaces */
59 /* cs_mask, mirror, dqs_swap, ck_swap X PUPs */
60 { { { {0x1, 0, 0, 0},
61 {0x1, 0, 0, 0},
62 {0x1, 0, 0, 0},
63 {0x1, 0, 0, 0},
64 {0x1, 0, 0, 0} },
65 SPEED_BIN_DDR_1600K, /* speed_bin */
66 MV_DDR_DEV_WIDTH_16BIT, /* memory_width */
67 MV_DDR_DIE_CAP_8GBIT, /* mem_size */
Chris Packham4bf81db2018-12-03 14:26:49 +130068 MV_DDR_FREQ_800, /* frequency */
Dennis Gilmore77c39402018-06-11 19:39:53 -050069 0, 0, /* cas_wl cas_l */
70 MV_DDR_TEMP_LOW, /* temperature */
71 MV_DDR_TIM_DEFAULT} }, /* timing */
72 BUS_MASK_32BIT_ECC, /* Busses mask */
73 MV_DDR_CFG_DEFAULT, /* ddr configuration data source */
Moti Buskila498475e2021-02-19 17:11:19 +010074 NOT_COMBINED, /* ddr twin-die combined */
Dennis Gilmore77c39402018-06-11 19:39:53 -050075 { {0} }, /* raw spd data */
76 {0} /* timing parameters */
77};
78
79struct mv_ddr_topology_map *mv_ddr_topology_map_get(void)
80{
81 /* Return the board topology as defined in the board code */
82 return &board_topology_map;
83}
84
85int board_early_init_f(void)
86{
87 /* Configure MPP */
88 writel(0x11111111, MVEBU_MPP_BASE + 0x00);
89 writel(0x11111111, MVEBU_MPP_BASE + 0x04);
90 writel(0x10400011, MVEBU_MPP_BASE + 0x08);
91 writel(0x22043333, MVEBU_MPP_BASE + 0x0c);
92 writel(0x44400002, MVEBU_MPP_BASE + 0x10);
93 writel(0x41144004, MVEBU_MPP_BASE + 0x14);
94 writel(0x40333333, MVEBU_MPP_BASE + 0x18);
95 writel(0x00004444, MVEBU_MPP_BASE + 0x1c);
96
97 /* Set GPP Out value */
98 writel(BOARD_GPP_OUT_VAL_LOW, MVEBU_GPIO0_BASE + 0x00);
99 writel(BOARD_GPP_OUT_VAL_MID, MVEBU_GPIO1_BASE + 0x00);
100
101 /* Set GPP Polarity */
102 writel(BOARD_GPP_POL_LOW, MVEBU_GPIO0_BASE + 0x0c);
103 writel(BOARD_GPP_POL_MID, MVEBU_GPIO1_BASE + 0x0c);
104
105 /* Set GPP Out Enable */
106 writel(BOARD_GPP_OUT_ENA_LOW, MVEBU_GPIO0_BASE + 0x04);
107 writel(BOARD_GPP_OUT_ENA_MID, MVEBU_GPIO1_BASE + 0x04);
108
109 return 0;
110}
111
112int board_init(void)
113{
Dennis Gilmore77c39402018-06-11 19:39:53 -0500114 /* Address of boot parameters */
115 gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100;
116
Dennis Gilmore77c39402018-06-11 19:39:53 -0500117 return 0;
118}
119
120int checkboard(void)
121{
122 puts("Board: Helios4\n");
123
124 return 0;
125}
126
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900127int board_eth_init(struct bd_info *bis)
Dennis Gilmore77c39402018-06-11 19:39:53 -0500128{
129 cpu_eth_init(bis); /* Built in controller(s) come first */
130 return pci_eth_init(bis);
131}