blob: 625130aafcb81d69fa1e694647c09097bda8874b [file] [log] [blame]
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7/*
8 * T4240 RDB board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080013#define CONFIG_FSL_SATA_V2
14#define CONFIG_PCIE4
15
16#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
17
18#ifdef CONFIG_RAMBOOT_PBL
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080019#define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t4rdb/t4_pbi.cfg
Chunhe Lan66cba6b2015-03-20 17:08:54 +080020#ifndef CONFIG_SDCARD
21#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
22#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
23#else
Chunhe Lan66cba6b2015-03-20 17:08:54 +080024#define CONFIG_SPL_FLUSH_IMAGE
25#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Chunhe Lan66cba6b2015-03-20 17:08:54 +080026#define CONFIG_SYS_TEXT_BASE 0x00201000
27#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
28#define CONFIG_SPL_PAD_TO 0x40000
29#define CONFIG_SPL_MAX_SIZE 0x28000
30#define RESET_VECTOR_OFFSET 0x27FFC
31#define BOOT_PAGE_OFFSET 0x27000
32
33#ifdef CONFIG_SDCARD
34#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Chunhe Lan66cba6b2015-03-20 17:08:54 +080035#define CONFIG_SPL_MMC_MINIMAL
36#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
37#define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
38#define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
39#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
40#ifndef CONFIG_SPL_BUILD
41#define CONFIG_SYS_MPC85XX_NO_RESETVEC
42#endif
43#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
Zhao Qiang55107dc2016-09-08 12:55:32 +080044#define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t4rdb/t4_sd_rcw.cfg
Chunhe Lan66cba6b2015-03-20 17:08:54 +080045#define CONFIG_SPL_MMC_BOOT
46#endif
47
48#ifdef CONFIG_SPL_BUILD
49#define CONFIG_SPL_SKIP_RELOCATE
50#define CONFIG_SPL_COMMON_INIT_DDR
51#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080052#endif
53
Chunhe Lan66cba6b2015-03-20 17:08:54 +080054#endif
55#endif /* CONFIG_RAMBOOT_PBL */
56
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080057#define CONFIG_DDR_ECC
58
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080059/* High Level Configuration Options */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080060#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
61#define CONFIG_MP /* support multiple processors */
62
63#ifndef CONFIG_SYS_TEXT_BASE
64#define CONFIG_SYS_TEXT_BASE 0xeff40000
65#endif
66
67#ifndef CONFIG_RESET_VECTOR_ADDRESS
68#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
69#endif
70
71#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080072#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040073#define CONFIG_PCIE1 /* PCIE controller 1 */
74#define CONFIG_PCIE2 /* PCIE controller 2 */
75#define CONFIG_PCIE3 /* PCIE controller 3 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080076#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
77#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
78
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080079#define CONFIG_ENV_OVERWRITE
80
81/*
82 * These can be toggled for performance analysis, otherwise use default.
83 */
84#define CONFIG_SYS_CACHE_STASHING
85#define CONFIG_BTB /* toggle branch predition */
86#ifdef CONFIG_DDR_ECC
87#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
88#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
89#endif
90
91#define CONFIG_ENABLE_36BIT_PHYS
92
93#define CONFIG_ADDR_MAP
94#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
95
96#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
97#define CONFIG_SYS_MEMTEST_END 0x00400000
98#define CONFIG_SYS_ALT_MEMTEST
99#define CONFIG_PANIC_HANG /* do not reset board on panic */
100
101/*
102 * Config the L3 Cache as L3 SRAM
103 */
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800104#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
105#define CONFIG_SYS_L3_SIZE (512 << 10)
106#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
107#ifdef CONFIG_RAMBOOT_PBL
108#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
109#endif
110#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
111#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
112#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
113#define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800114
115#define CONFIG_SYS_DCSRBAR 0xf0000000
116#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
117
118/*
119 * DDR Setup
120 */
121#define CONFIG_VERY_BIG_RAM
122#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
123#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
124
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800125#define CONFIG_DIMM_SLOTS_PER_CTLR 1
126#define CONFIG_CHIP_SELECTS_PER_CTRL 4
127#define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
128
129#define CONFIG_DDR_SPD
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800130
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800131/*
132 * IFC Definitions
133 */
134#define CONFIG_SYS_FLASH_BASE 0xe0000000
135#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
136
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800137#ifdef CONFIG_SPL_BUILD
138#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
139#else
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800140#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800141#endif
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800142
143#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
144#define CONFIG_MISC_INIT_R
145
146#define CONFIG_HWCONFIG
147
148/* define to use L1 as initial stack */
149#define CONFIG_L1_INIT_RAM
150#define CONFIG_SYS_INIT_RAM_LOCK
151#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
152#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700153#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800154/* The assembler doesn't like typecast */
155#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
156 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
157 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
158#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
159
160#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
161 GENERATED_GBL_DATA_SIZE)
162#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
163
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800164#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800165#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
166
167/* Serial Port - controlled on board with jumper J8
168 * open - index 2
169 * shorted - index 1
170 */
171#define CONFIG_CONS_INDEX 1
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800172#define CONFIG_SYS_NS16550_SERIAL
173#define CONFIG_SYS_NS16550_REG_SIZE 1
174#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
175
176#define CONFIG_SYS_BAUDRATE_TABLE \
177 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
178
179#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
180#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
181#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
182#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
183
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800184/* I2C */
185#define CONFIG_SYS_I2C
186#define CONFIG_SYS_I2C_FSL
187#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
188#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
189#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
190#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
191
192/*
193 * General PCI
194 * Memory space is mapped 1-1, but I/O space must start from 0.
195 */
196
197/* controller 1, direct to uli, tgtid 3, Base address 20000 */
198#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
199#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
200#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
201#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
202#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
203#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
204#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
205#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
206
207/* controller 2, Slot 2, tgtid 2, Base address 201000 */
208#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
209#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
210#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
211#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
212#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
213#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
214#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
215#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
216
217/* controller 3, Slot 1, tgtid 1, Base address 202000 */
218#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
219#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
220#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
221#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
222#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
223#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
224#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
225#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
226
227/* controller 4, Base address 203000 */
228#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
229#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
230#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
231#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
232#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
233#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
234
235#ifdef CONFIG_PCI
236#define CONFIG_PCI_INDIRECT_BRIDGE
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800237
238#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800239#endif /* CONFIG_PCI */
240
241/* SATA */
242#ifdef CONFIG_FSL_SATA_V2
243#define CONFIG_LIBATA
244#define CONFIG_FSL_SATA
245
246#define CONFIG_SYS_SATA_MAX_DEVICE 2
247#define CONFIG_SATA1
248#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
249#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
250#define CONFIG_SATA2
251#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
252#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
253
254#define CONFIG_LBA48
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800255#endif
256
257#ifdef CONFIG_FMAN_ENET
258#define CONFIG_MII /* MII PHY management */
259#define CONFIG_ETHPRIME "FM1@DTSEC1"
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800260#endif
261
262/*
263 * Environment
264 */
265#define CONFIG_LOADS_ECHO /* echo on for serial download */
266#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
267
268/*
269 * Command line configuration.
270 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800271
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800272/*
273 * Miscellaneous configurable options
274 */
275#define CONFIG_SYS_LONGHELP /* undef to save memory */
276#define CONFIG_CMDLINE_EDITING /* Command-line editing */
277#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
278#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800279
280/*
281 * For booting Linux, the board info and command line data
282 * have to be in the first 64 MB of memory, since this is
283 * the maximum mapped by the Linux kernel during initialization.
284 */
285#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
286#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
287
288#ifdef CONFIG_CMD_KGDB
289#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
290#endif
291
292/*
293 * Environment Configuration
294 */
295#define CONFIG_ROOTPATH "/opt/nfsroot"
296#define CONFIG_BOOTFILE "uImage"
297#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
298
299/* default location for tftp and bootm */
300#define CONFIG_LOADADDR 1000000
301
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800302#define CONFIG_HVBOOT \
303 "setenv bootargs config-addr=0x60000000; " \
304 "bootm 0x01000000 - 0x00f00000"
305
Masahiro Yamada8cea9b52017-02-11 22:43:54 +0900306#ifndef CONFIG_MTD_NOR_FLASH
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800307#else
308#define CONFIG_FLASH_CFI_DRIVER
309#define CONFIG_SYS_FLASH_CFI
310#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
311#endif
312
313#if defined(CONFIG_SPIFLASH)
314#define CONFIG_SYS_EXTRA_ENV_RELOC
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800315#define CONFIG_ENV_SPI_BUS 0
316#define CONFIG_ENV_SPI_CS 0
317#define CONFIG_ENV_SPI_MAX_HZ 10000000
318#define CONFIG_ENV_SPI_MODE 0
319#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
320#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
321#define CONFIG_ENV_SECT_SIZE 0x10000
322#elif defined(CONFIG_SDCARD)
323#define CONFIG_SYS_EXTRA_ENV_RELOC
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800324#define CONFIG_SYS_MMC_ENV_DEV 0
325#define CONFIG_ENV_SIZE 0x2000
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800326#define CONFIG_ENV_OFFSET (512 * 0x800)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800327#elif defined(CONFIG_NAND)
328#define CONFIG_SYS_EXTRA_ENV_RELOC
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800329#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
330#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
331#elif defined(CONFIG_ENV_IS_NOWHERE)
332#define CONFIG_ENV_SIZE 0x2000
333#else
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800334#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
335#define CONFIG_ENV_SIZE 0x2000
336#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
337#endif
338
339#define CONFIG_SYS_CLK_FREQ 66666666
340#define CONFIG_DDR_CLK_FREQ 133333333
341
342#ifndef __ASSEMBLY__
343unsigned long get_board_sys_clk(void);
344unsigned long get_board_ddr_clk(void);
345#endif
346
347/*
348 * DDR Setup
349 */
350#define CONFIG_SYS_SPD_BUS_NUM 0
351#define SPD_EEPROM_ADDRESS1 0x52
352#define SPD_EEPROM_ADDRESS2 0x54
353#define SPD_EEPROM_ADDRESS3 0x56
354#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
355#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
356
357/*
358 * IFC Definitions
359 */
360#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
361#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
362 + 0x8000000) | \
363 CSPR_PORT_SIZE_16 | \
364 CSPR_MSEL_NOR | \
365 CSPR_V)
366#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
367#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
368 CSPR_PORT_SIZE_16 | \
369 CSPR_MSEL_NOR | \
370 CSPR_V)
371#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
372/* NOR Flash Timing Params */
373#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
374
375#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
376 FTIM0_NOR_TEADC(0x5) | \
377 FTIM0_NOR_TEAHC(0x5))
378#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
379 FTIM1_NOR_TRAD_NOR(0x1A) |\
380 FTIM1_NOR_TSEQRAD_NOR(0x13))
381#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
382 FTIM2_NOR_TCH(0x4) | \
383 FTIM2_NOR_TWPH(0x0E) | \
384 FTIM2_NOR_TWP(0x1c))
385#define CONFIG_SYS_NOR_FTIM3 0x0
386
387#define CONFIG_SYS_FLASH_QUIET_TEST
388#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
389
390#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
391#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
392#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
393#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
394
395#define CONFIG_SYS_FLASH_EMPTY_INFO
396#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
397 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
398
399/* NAND Flash on IFC */
400#define CONFIG_NAND_FSL_IFC
401#define CONFIG_SYS_NAND_MAX_ECCPOS 256
402#define CONFIG_SYS_NAND_MAX_OOBFREE 2
403#define CONFIG_SYS_NAND_BASE 0xff800000
404#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
405
406#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
407#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
408 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
409 | CSPR_MSEL_NAND /* MSEL = NAND */ \
410 | CSPR_V)
411#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
412
413#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
414 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
415 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
416 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
417 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
418 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
419 | CSOR_NAND_PB(128)) /*Page Per Block = 128*/
420
421#define CONFIG_SYS_NAND_ONFI_DETECTION
422
423/* ONFI NAND Flash mode0 Timing Params */
424#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
425 FTIM0_NAND_TWP(0x18) | \
426 FTIM0_NAND_TWCHT(0x07) | \
427 FTIM0_NAND_TWH(0x0a))
428#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
429 FTIM1_NAND_TWBE(0x39) | \
430 FTIM1_NAND_TRR(0x0e) | \
431 FTIM1_NAND_TRP(0x18))
432#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
433 FTIM2_NAND_TREH(0x0a) | \
434 FTIM2_NAND_TWHRE(0x1e))
435#define CONFIG_SYS_NAND_FTIM3 0x0
436
437#define CONFIG_SYS_NAND_DDR_LAW 11
438#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
439#define CONFIG_SYS_MAX_NAND_DEVICE 1
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800440
441#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
442
443#if defined(CONFIG_NAND)
444#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
445#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
446#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
447#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
448#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
449#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
450#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
451#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
452#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
453#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
454#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
455#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
456#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
457#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
458#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
459#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
460#else
461#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
462#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
463#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
464#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
465#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
466#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
467#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
468#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
469#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
470#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
471#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
472#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
473#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
474#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
475#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
476#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
477#endif
478#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
479#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
480#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
481#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
482#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
483#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
484#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
485#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
486
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800487/* CPLD on IFC */
488#define CONFIG_SYS_CPLD_BASE 0xffdf0000
489#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
490#define CONFIG_SYS_CSPR3_EXT (0xf)
491#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
492 | CSPR_PORT_SIZE_8 \
493 | CSPR_MSEL_GPCM \
494 | CSPR_V)
495
496#define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
497#define CONFIG_SYS_CSOR3 0x0
498
499/* CPLD Timing parameters for IFC CS3 */
500#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
501 FTIM0_GPCM_TEADC(0x0e) | \
502 FTIM0_GPCM_TEAHC(0x0e))
503#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
504 FTIM1_GPCM_TRAD(0x1f))
505#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Chunhe Lan6e2ee5b2014-10-20 16:03:15 +0800506 FTIM2_GPCM_TCH(0x8) | \
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800507 FTIM2_GPCM_TWP(0x1f))
508#define CONFIG_SYS_CS3_FTIM3 0x0
509
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800510#if defined(CONFIG_RAMBOOT_PBL)
511#define CONFIG_SYS_RAMBOOT
512#endif
513
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800514/* I2C */
515#define CONFIG_SYS_FSL_I2C_SPEED 100000 /* I2C speed */
516#define CONFIG_SYS_FSL_I2C2_SPEED 100000 /* I2C2 speed */
517#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
518#define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
519
520#define I2C_MUX_CH_DEFAULT 0x8
521#define I2C_MUX_CH_VOL_MONITOR 0xa
522#define I2C_MUX_CH_VSC3316_FS 0xc
523#define I2C_MUX_CH_VSC3316_BS 0xd
524
525/* Voltage monitor on channel 2*/
526#define I2C_VOL_MONITOR_ADDR 0x40
527#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
528#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
529#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
530
Ying Zhangff779052016-01-22 12:15:13 +0800531#define CONFIG_VID_FLS_ENV "t4240rdb_vdd_mv"
532#ifndef CONFIG_SPL_BUILD
533#define CONFIG_VID
534#endif
535#define CONFIG_VOL_MONITOR_IR36021_SET
536#define CONFIG_VOL_MONITOR_IR36021_READ
537/* The lowest and highest voltage allowed for T4240RDB */
538#define VDD_MV_MIN 819
539#define VDD_MV_MAX 1212
540
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800541/*
542 * eSPI - Enhanced SPI
543 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800544#define CONFIG_SF_DEFAULT_SPEED 10000000
545#define CONFIG_SF_DEFAULT_MODE 0
546
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800547/* Qman/Bman */
548#ifndef CONFIG_NOBQFMAN
549#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
550#define CONFIG_SYS_BMAN_NUM_PORTALS 50
551#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
552#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
553#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500554#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
555#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
556#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
557#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
558#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
559 CONFIG_SYS_BMAN_CENA_SIZE)
560#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
561#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800562#define CONFIG_SYS_QMAN_NUM_PORTALS 50
563#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
564#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
565#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500566#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
567#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
568#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
569#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
570#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
571 CONFIG_SYS_QMAN_CENA_SIZE)
572#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
573#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800574
575#define CONFIG_SYS_DPAA_FMAN
576#define CONFIG_SYS_DPAA_PME
577#define CONFIG_SYS_PMAN
578#define CONFIG_SYS_DPAA_DCE
579#define CONFIG_SYS_DPAA_RMAN
580#define CONFIG_SYS_INTERLAKEN
581
582/* Default address of microcode for the Linux Fman driver */
583#if defined(CONFIG_SPIFLASH)
584/*
585 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
586 * env, so we got 0x110000.
587 */
588#define CONFIG_SYS_QE_FW_IN_SPIFLASH
589#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
590#elif defined(CONFIG_SDCARD)
591/*
592 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800593 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
594 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800595 */
596#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800597#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800598#elif defined(CONFIG_NAND)
599#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
600#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
601#else
602#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
603#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
604#endif
605#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
606#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
607#endif /* CONFIG_NOBQFMAN */
608
609#ifdef CONFIG_SYS_DPAA_FMAN
610#define CONFIG_FMAN_ENET
611#define CONFIG_PHYLIB_10G
612#define CONFIG_PHY_VITESSE
613#define CONFIG_PHY_CORTINA
Chunhe Lanc80a0db2015-03-24 15:10:41 +0800614#define CONFIG_SYS_CORTINA_FW_IN_NOR
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800615#define CONFIG_CORTINA_FW_ADDR 0xefe00000
616#define CONFIG_CORTINA_FW_LENGTH 0x40000
617#define CONFIG_PHY_TERANETICS
618#define SGMII_PHY_ADDR1 0x0
619#define SGMII_PHY_ADDR2 0x1
620#define SGMII_PHY_ADDR3 0x2
621#define SGMII_PHY_ADDR4 0x3
622#define SGMII_PHY_ADDR5 0x4
623#define SGMII_PHY_ADDR6 0x5
624#define SGMII_PHY_ADDR7 0x6
625#define SGMII_PHY_ADDR8 0x7
626#define FM1_10GEC1_PHY_ADDR 0x10
627#define FM1_10GEC2_PHY_ADDR 0x11
628#define FM2_10GEC1_PHY_ADDR 0x12
629#define FM2_10GEC2_PHY_ADDR 0x13
630#define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR
631#define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR
632#define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR
633#define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR
634#endif
635
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800636/* SATA */
637#ifdef CONFIG_FSL_SATA_V2
638#define CONFIG_LIBATA
639#define CONFIG_FSL_SATA
640
641#define CONFIG_SYS_SATA_MAX_DEVICE 2
642#define CONFIG_SATA1
643#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
644#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
645#define CONFIG_SATA2
646#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
647#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
648
649#define CONFIG_LBA48
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800650#endif
651
652#ifdef CONFIG_FMAN_ENET
653#define CONFIG_MII /* MII PHY management */
654#define CONFIG_ETHPRIME "FM1@DTSEC1"
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800655#endif
656
657/*
658* USB
659*/
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800660#define CONFIG_USB_EHCI_FSL
661#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800662#define CONFIG_HAS_FSL_DR_USB
663
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800664#ifdef CONFIG_MMC
665#define CONFIG_FSL_ESDHC
666#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
667#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Xiaobo Xiede25faf2014-11-18 09:12:24 +0800668#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800669#endif
670
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800671
672#define __USB_PHY_TYPE utmi
673
674/*
675 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
676 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
677 * interleaving. It can be cacheline, page, bank, superbank.
678 * See doc/README.fsl-ddr for details.
679 */
York Sun0fad3262016-11-21 13:35:41 -0800680#ifdef CONFIG_ARCH_T4240
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800681#define CTRL_INTLV_PREFERED 3way_4KB
Chunhe Lan5fb08332014-05-07 10:56:18 +0800682#else
683#define CTRL_INTLV_PREFERED cacheline
684#endif
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800685
686#define CONFIG_EXTRA_ENV_SETTINGS \
687 "hwconfig=fsl_ddr:" \
688 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
689 "bank_intlv=auto;" \
690 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
691 "netdev=eth0\0" \
692 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
693 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
694 "tftpflash=tftpboot $loadaddr $uboot && " \
695 "protect off $ubootaddr +$filesize && " \
696 "erase $ubootaddr +$filesize && " \
697 "cp.b $loadaddr $ubootaddr $filesize && " \
698 "protect on $ubootaddr +$filesize && " \
699 "cmp.b $loadaddr $ubootaddr $filesize\0" \
700 "consoledev=ttyS0\0" \
701 "ramdiskaddr=2000000\0" \
702 "ramdiskfile=t4240rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500703 "fdtaddr=1e00000\0" \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800704 "fdtfile=t4240rdb/t4240rdb.dtb\0" \
705 "bdev=sda3\0"
706
707#define CONFIG_HVBOOT \
708 "setenv bootargs config-addr=0x60000000; " \
709 "bootm 0x01000000 - 0x00f00000"
710
711#define CONFIG_LINUX \
712 "setenv bootargs root=/dev/ram rw " \
713 "console=$consoledev,$baudrate $othbootargs;" \
714 "setenv ramdiskaddr 0x02000000;" \
715 "setenv fdtaddr 0x00c00000;" \
716 "setenv loadaddr 0x1000000;" \
717 "bootm $loadaddr $ramdiskaddr $fdtaddr"
718
719#define CONFIG_HDBOOT \
720 "setenv bootargs root=/dev/$bdev rw " \
721 "console=$consoledev,$baudrate $othbootargs;" \
722 "tftp $loadaddr $bootfile;" \
723 "tftp $fdtaddr $fdtfile;" \
724 "bootm $loadaddr - $fdtaddr"
725
726#define CONFIG_NFSBOOTCOMMAND \
727 "setenv bootargs root=/dev/nfs rw " \
728 "nfsroot=$serverip:$rootpath " \
729 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
730 "console=$consoledev,$baudrate $othbootargs;" \
731 "tftp $loadaddr $bootfile;" \
732 "tftp $fdtaddr $fdtfile;" \
733 "bootm $loadaddr - $fdtaddr"
734
735#define CONFIG_RAMBOOTCOMMAND \
736 "setenv bootargs root=/dev/ram rw " \
737 "console=$consoledev,$baudrate $othbootargs;" \
738 "tftp $ramdiskaddr $ramdiskfile;" \
739 "tftp $loadaddr $bootfile;" \
740 "tftp $fdtaddr $fdtfile;" \
741 "bootm $loadaddr $ramdiskaddr $fdtaddr"
742
743#define CONFIG_BOOTCOMMAND CONFIG_LINUX
744
745#include <asm/fsl_secure_boot.h>
746
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800747#endif /* __CONFIG_H */