blob: c02c0150960c2be2ee2324c680d86d258f09b4f2 [file] [log] [blame]
Ian Campbell6efe3692014-05-05 11:52:26 +01001/*
2 * (C) Copyright 2012 Henrik Nordstrom <henrik@henriknordstrom.net>
3 *
4 * (C) Copyright 2007-2011
5 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6 * Tom Cubie <tangliang@allwinnertech.com>
7 *
8 * Some init for sunxi platform.
9 *
10 * SPDX-License-Identifier: GPL-2.0+
11 */
12
13#include <common.h>
Hans de Goede3352b222014-06-13 22:55:49 +020014#include <i2c.h>
Ian Campbellba8311f2014-05-05 11:52:28 +010015#include <netdev.h>
16#include <miiphy.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010017#include <serial.h>
18#ifdef CONFIG_SPL_BUILD
19#include <spl.h>
20#endif
21#include <asm/gpio.h>
22#include <asm/io.h>
23#include <asm/arch/clock.h>
24#include <asm/arch/gpio.h>
25#include <asm/arch/sys_proto.h>
26#include <asm/arch/timer.h>
27
Ian Campbelld41e2f672014-07-06 20:03:20 +010028#include <linux/compiler.h>
29
Simon Glass5debe1f2015-02-07 10:47:30 -070030struct fel_stash {
31 uint32_t sp;
32 uint32_t lr;
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +020033 uint32_t cpsr;
34 uint32_t sctlr;
35 uint32_t vbar;
36 uint32_t cr;
Simon Glass5debe1f2015-02-07 10:47:30 -070037};
38
39struct fel_stash fel_stash __attribute__((section(".data")));
40
Simon Glass87356822014-12-23 12:04:52 -070041static int gpio_init(void)
Ian Campbell6efe3692014-05-05 11:52:26 +010042{
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080043#if CONFIG_CONS_INDEX == 1 && defined(CONFIG_UART0_PORT_F)
Ian Campbell8f32aaa2014-10-24 21:20:47 +010044#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080045 /* disable GPB22,23 as uart0 tx,rx to avoid conflict */
46 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUNXI_GPIO_INPUT);
47 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUNXI_GPIO_INPUT);
48#endif
49 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUNXI_GPF2_UART0_TX);
50 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUNXI_GPF4_UART0_RX);
51 sunxi_gpio_set_pull(SUNXI_GPF(4), 1);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010052#elif CONFIG_CONS_INDEX == 1 && (defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I))
Ian Campbell6efe3692014-05-05 11:52:26 +010053 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUN4I_GPB22_UART0_TX);
54 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUN4I_GPB23_UART0_RX);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +080055 sunxi_gpio_set_pull(SUNXI_GPB(23), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010056#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN5I)
Hans de Goede8c1c7822014-06-09 11:36:58 +020057 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN5I_GPB19_UART0_TX);
58 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN5I_GPB20_UART0_RX);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +080059 sunxi_gpio_set_pull(SUNXI_GPB(20), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010060#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN6I)
Maxime Ripardf139f1e2014-10-03 20:16:28 +080061 sunxi_gpio_set_cfgpin(SUNXI_GPH(20), SUN6I_GPH20_UART0_TX);
62 sunxi_gpio_set_cfgpin(SUNXI_GPH(21), SUN6I_GPH21_UART0_RX);
63 sunxi_gpio_set_pull(SUNXI_GPH(21), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010064#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I)
Hans de Goede8c1c7822014-06-09 11:36:58 +020065 sunxi_gpio_set_cfgpin(SUNXI_GPG(3), SUN5I_GPG3_UART1_TX);
66 sunxi_gpio_set_cfgpin(SUNXI_GPG(4), SUN5I_GPG4_UART1_RX);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +080067 sunxi_gpio_set_pull(SUNXI_GPG(4), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010068#elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I)
Chen-Yu Tsai6ee63882014-10-22 16:47:47 +080069 sunxi_gpio_set_cfgpin(SUNXI_GPL(2), SUN8I_GPL2_R_UART_TX);
70 sunxi_gpio_set_cfgpin(SUNXI_GPL(3), SUN8I_GPL3_R_UART_RX);
71 sunxi_gpio_set_pull(SUNXI_GPL(3), SUNXI_GPIO_PULL_UP);
Hans de Goede8c1c7822014-06-09 11:36:58 +020072#else
73#error Unsupported console port number. Please fix pin mux settings in board.c
74#endif
Ian Campbell6efe3692014-05-05 11:52:26 +010075
76 return 0;
77}
Simon Glass87356822014-12-23 12:04:52 -070078
Simon Glass5debe1f2015-02-07 10:47:30 -070079void spl_board_load_image(void)
80{
81 debug("Returning to FEL sp=%x, lr=%x\n", fel_stash.sp, fel_stash.lr);
82 return_to_fel(fel_stash.sp, fel_stash.lr);
83}
84
Hans de Goedeb42b04d2015-01-21 16:24:05 +010085void s_init(void)
Simon Glass87356822014-12-23 12:04:52 -070086{
87#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I
88 /* Magic (undocmented) value taken from boot0, without this DRAM
89 * access gets messed up (seems cache related) */
90 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
91#endif
92#if !defined CONFIG_SPL_BUILD && (defined CONFIG_MACH_SUN7I || \
93 defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I)
94 /* Enable SMP mode for CPU0, by setting bit 6 of Auxiliary Ctl reg */
95 asm volatile(
96 "mrc p15, 0, r0, c1, c0, 1\n"
97 "orr r0, r0, #1 << 6\n"
98 "mcr p15, 0, r0, c1, c0, 1\n");
99#endif
100
101 clock_init();
102 timer_init();
103 gpio_init();
104 i2c_init_board();
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100105}
Simon Glass87356822014-12-23 12:04:52 -0700106
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100107#ifdef CONFIG_SPL_BUILD
108/* The sunxi internal brom will try to loader external bootloader
109 * from mmc0, nand flash, mmc2.
110 * Unfortunately we can't check how SPL was loaded so assume
111 * it's always the first SD/MMC controller
112 */
113u32 spl_boot_device(void)
114{
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200115#ifdef CONFIG_SPL_FEL
Simon Glass5debe1f2015-02-07 10:47:30 -0700116 /*
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200117 * This is the legacy compile time configuration for a special FEL
118 * enabled build. It has many restrictions and can only boot over USB.
Simon Glass5debe1f2015-02-07 10:47:30 -0700119 */
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200120 return BOOT_DEVICE_BOARD;
121#else
122 /*
123 * When booting from the SD card, the "eGON.BT0" signature is expected
124 * to be found in memory at the address 0x0004 (see the "mksunxiboot"
125 * tool, which generates this header).
126 *
127 * When booting in the FEL mode over USB, this signature is patched in
128 * memory and replaced with something else by the 'fel' tool. This other
129 * signature is selected in such a way, that it can't be present in a
130 * valid bootable SD card image (because the BROM would refuse to
131 * execute the SPL in this case).
132 *
133 * This branch is just making a decision at runtime whether to load
134 * the main u-boot binary from the SD card (if the "eGON.BT0" signature
135 * is found) or return to the FEL code in the BROM to wait and receive
136 * the main u-boot binary over USB.
137 */
138 if (readl(4) == 0x4E4F4765 && readl(8) == 0x3054422E) /* eGON.BT0 */
139 return BOOT_DEVICE_MMC1;
140 else
Simon Glass5debe1f2015-02-07 10:47:30 -0700141 return BOOT_DEVICE_BOARD;
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200142#endif
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100143}
144
145/* No confirmation data available in SPL yet. Hardcode bootmode */
146u32 spl_boot_mode(void)
147{
148 return MMCSD_MODE_RAW;
149}
150
151void board_init_f(ulong dummy)
152{
Simon Glass87356822014-12-23 12:04:52 -0700153 preloader_console_init();
154
155#ifdef CONFIG_SPL_I2C_SUPPORT
156 /* Needed early by sunxi_board_init if PMU is enabled */
157 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
158#endif
159 sunxi_board_init();
160
161 /* Clear the BSS. */
162 memset(__bss_start, 0, __bss_end - __bss_start);
163
164 board_init_r(NULL, 0);
165}
166#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100167
168void reset_cpu(ulong addr)
169{
Ian Campbell8f32aaa2014-10-24 21:20:47 +0100170#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN5I) || defined(CONFIG_MACH_SUN7I)
Hans de Goede1374e892014-06-09 11:36:56 +0200171 static const struct sunxi_wdog *wdog =
172 &((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
173
174 /* Set the watchdog for its shortest interval (.5s) and wait */
175 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
176 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedefa43a6e2014-06-13 22:55:52 +0200177
178 while (1) {
179 /* sun5i sometimes gets stuck without this */
180 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
181 }
Ian Campbell8f32aaa2014-10-24 21:20:47 +0100182#else /* CONFIG_MACH_SUN6I || CONFIG_MACH_SUN8I || .. */
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800183 static const struct sunxi_wdog *wdog =
184 ((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
185
186 /* Set the watchdog for its shortest interval (.5s) and wait */
187 writel(WDT_CFG_RESET, &wdog->cfg);
188 writel(WDT_MODE_EN, &wdog->mode);
189 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
190#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100191}
192
Ian Campbell6efe3692014-05-05 11:52:26 +0100193#ifndef CONFIG_SYS_DCACHE_OFF
194void enable_caches(void)
195{
196 /* Enable D-cache. I-cache is already enabled in start.S */
197 dcache_enable();
198}
199#endif
Ian Campbellba8311f2014-05-05 11:52:28 +0100200
201#ifdef CONFIG_CMD_NET
202/*
203 * Initializes on-chip ethernet controllers.
204 * to override, implement board_eth_init()
205 */
206int cpu_eth_init(bd_t *bis)
207{
Ian Campbelld41e2f672014-07-06 20:03:20 +0100208 __maybe_unused int rc;
Ian Campbellba8311f2014-05-05 11:52:28 +0100209
Hans de Goede9b218722014-07-26 17:09:13 +0200210#ifdef CONFIG_MACPWR
211 gpio_direction_output(CONFIG_MACPWR, 1);
212 mdelay(200);
213#endif
214
Hans de Goede73d7d422014-06-09 11:37:00 +0200215#ifdef CONFIG_SUNXI_EMAC
216 rc = sunxi_emac_initialize(bis);
217 if (rc < 0) {
218 printf("sunxi: failed to initialize emac\n");
219 return rc;
220 }
221#endif
222
Ian Campbellba8311f2014-05-05 11:52:28 +0100223#ifdef CONFIG_SUNXI_GMAC
224 rc = sunxi_gmac_initialize(bis);
225 if (rc < 0) {
226 printf("sunxi: failed to initialize gmac\n");
227 return rc;
228 }
229#endif
230
231 return 0;
232}
233#endif