blob: 95a90199a4295ffe99b24c6b8f2f02db5586bee9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kim Phillips1cb07e62008-01-16 00:38:05 -06002/*
3 * Copyright (C) 2007 Freescale Semiconductor, Inc.
4 * Kevin Lam <kevin.lam@freescale.com>
5 * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
Kim Phillips1cb07e62008-01-16 00:38:05 -06006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
Simon Glassfb64e362020-05-10 11:40:09 -060011#include <linux/stringify.h>
12
Kim Phillips1cb07e62008-01-16 00:38:05 -060013/*
14 * High Level Configuration Options
15 */
Kim Phillips1cb07e62008-01-16 00:38:05 -060016
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020017/* System performance - define the value i.e. CONFIG_SYS_XXX
Kim Phillips1cb07e62008-01-16 00:38:05 -060018*/
19
Kim Phillips1cb07e62008-01-16 00:38:05 -060020/* System Clock Configuration Register */
Tom Rini6a5dccc2022-11-16 13:10:41 -050021#define CFG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */
22#define CFG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */
23#define CFG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */
Kim Phillips1cb07e62008-01-16 00:38:05 -060024
25/*
26 * System IO Config
27 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050028#define CFG_SYS_SICRH 0x08200000
29#define CFG_SYS_SICRL 0x00000000
Kim Phillips1cb07e62008-01-16 00:38:05 -060030
31/*
32 * Output Buffer Impedance
33 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050034#define CFG_SYS_OBIR 0x30100000
Kim Phillips1cb07e62008-01-16 00:38:05 -060035
36/*
Timur Tabi3e1d49a2008-02-08 13:15:55 -060037 * Device configurations
38 */
39
40/* Vitesse 7385 */
41
42#ifdef CONFIG_VSC7385_ENET
43
44#define CONFIG_TSEC2
45
46/* The flash address and size of the VSC7385 firmware image */
47#define CONFIG_VSC7385_IMAGE 0xFE7FE000
48#define CONFIG_VSC7385_IMAGE_SIZE 8192
49
50#endif
51
52/*
Kim Phillips1cb07e62008-01-16 00:38:05 -060053 * DDR Setup
54 */
Tom Rinibb4dd962022-11-16 13:10:37 -050055#define CFG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory */
Tom Rini6a5dccc2022-11-16 13:10:41 -050056#define CFG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000
Kim Phillips1cb07e62008-01-16 00:38:05 -060057
Tom Rini6a5dccc2022-11-16 13:10:41 -050058#define CFG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN)
Kim Phillips1cb07e62008-01-16 00:38:05 -060059
Kim Phillips1cb07e62008-01-16 00:38:05 -060060#undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
61
62/*
63 * Manually set up DDR parameters
64 */
Tom Rinibb4dd962022-11-16 13:10:37 -050065#define CFG_SYS_SDRAM_SIZE 0x10000000 /* 256 MiB */
Tom Rini6a5dccc2022-11-16 13:10:41 -050066#define CFG_SYS_DDR_CS0_BNDS 0x0000000f
67#define CFG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershbergercc03b802011-10-11 23:57:29 -050068 | CSCONFIG_ODT_WR_ONLY_CURRENT \
69 | CSCONFIG_ROW_BIT_13 \
70 | CSCONFIG_COL_BIT_10)
Kim Phillips1cb07e62008-01-16 00:38:05 -060071
Tom Rini6a5dccc2022-11-16 13:10:41 -050072#define CFG_SYS_DDR_TIMING_3 0x00000000
73#define CFG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
Kim Phillips1cb07e62008-01-16 00:38:05 -060074 | (0 << TIMING_CFG0_WRT_SHIFT) \
75 | (0 << TIMING_CFG0_RRT_SHIFT) \
76 | (0 << TIMING_CFG0_WWT_SHIFT) \
77 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
78 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
79 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
80 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -060081 /* 0x00260802 */ /* DDR400 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050082#define CFG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
Kim Phillips1cb07e62008-01-16 00:38:05 -060083 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
84 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
85 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
86 | (13 << TIMING_CFG1_REFREC_SHIFT) \
87 | (3 << TIMING_CFG1_WRREC_SHIFT) \
88 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
89 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -060090 /* 0x3937d322 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050091#define CFG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
Joe Hershbergercc03b802011-10-11 23:57:29 -050092 | (5 << TIMING_CFG2_CPO_SHIFT) \
93 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
94 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
95 | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
96 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
97 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
98 /* 0x02984cc8 */
Kim Phillips1cb07e62008-01-16 00:38:05 -060099
Tom Rini6a5dccc2022-11-16 13:10:41 -0500100#define CFG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \
Kim Phillips5202ba32009-08-21 16:33:15 -0500101 | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -0600102 /* 0x06090100 */
103
Tom Rini6a5dccc2022-11-16 13:10:41 -0500104#define CFG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500105 | SDRAM_CFG_SDRAM_TYPE_DDR2)
Joe Hershberger93831bb2011-10-11 23:57:19 -0500106 /* 0x43000000 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500107#define CFG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
108#define CFG_SYS_DDR_MODE ((0x0406 << SDRAM_MODE_ESD_SHIFT) \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500109 | (0x0442 << SDRAM_MODE_SD_SHIFT))
110 /* 0x04400442 */ /* DDR400 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500111#define CFG_SYS_DDR_MODE2 0x00000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600112
113/*
114 * Memory test
115 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500116#undef CFG_SYS_DRAM_TEST /* memory test, takes time */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600117
118/*
119 * The reserved memory
120 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600121
Kim Phillips1cb07e62008-01-16 00:38:05 -0600122/*
123 * Initial RAM Base Address Setup
124 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500125#define CFG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
126#define CFG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600127
Kim Phillips1cb07e62008-01-16 00:38:05 -0600128/*
129 * FLASH on the Local Bus
130 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500131#define CFG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
132#define CFG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600133
Anton Vorontsovaf170452008-03-24 17:40:23 +0300134/*
135 * NAND Flash on the Local Bus
136 */
Tom Rinib4213492022-11-12 17:36:51 -0500137#define CFG_SYS_NAND_BASE 0xE0600000
Mario Sixc1e29d92019-01-21 09:18:01 +0100138
Mario Sixc1e29d92019-01-21 09:18:01 +0100139
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600140/* Vitesse 7385 */
141
Tom Rini6a5dccc2022-11-16 13:10:41 -0500142#define CFG_SYS_VSC7385_BASE 0xF0000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600143
Kim Phillips1cb07e62008-01-16 00:38:05 -0600144/*
145 * Serial Port
146 */
Tom Rinidf6a2152022-11-16 13:10:28 -0500147#define CFG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600148
Tom Rini6a5dccc2022-11-16 13:10:41 -0500149#define CFG_SYS_BAUDRATE_TABLE \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500150 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillips1cb07e62008-01-16 00:38:05 -0600151
Tom Rinidf6a2152022-11-16 13:10:28 -0500152#define CFG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
153#define CFG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600154
Anton Vorontsov2b3c0042008-03-24 17:40:43 +0300155/* SERDES */
Anton Vorontsov2b3c0042008-03-24 17:40:43 +0300156#define CONFIG_FSL_SERDES1 0xe3000
157#define CONFIG_FSL_SERDES2 0xe3100
158
Kim Phillips1cb07e62008-01-16 00:38:05 -0600159/* I2C */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500160#define CFG_SYS_I2C_NOPROBES { {0, 0x51} }
Kim Phillips1cb07e62008-01-16 00:38:05 -0600161
162/*
163 * Config on-board RTC
164 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500165#define CFG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600166
167/*
168 * General PCI
169 * Addresses are mapped 1-1.
170 */
Tom Rini56af6592022-11-16 13:10:33 -0500171#define CFG_SYS_PCIE1_CFG_BASE 0xA0000000
172#define CFG_SYS_PCIE1_CFG_SIZE 0x08000000
173#define CFG_SYS_PCIE1_MEM_PHYS 0xA8000000
174#define CFG_SYS_PCIE1_IO_PHYS 0xB8000000
Anton Vorontsov45a30ee2009-02-19 18:20:52 +0300175
Tom Rini56af6592022-11-16 13:10:33 -0500176#define CFG_SYS_PCIE2_CFG_BASE 0xC0000000
177#define CFG_SYS_PCIE2_CFG_SIZE 0x08000000
178#define CFG_SYS_PCIE2_MEM_PHYS 0xC8000000
179#define CFG_SYS_PCIE2_IO_PHYS 0xD8000000
Anton Vorontsov45a30ee2009-02-19 18:20:52 +0300180
Kim Phillips1cb07e62008-01-16 00:38:05 -0600181/*
182 * TSEC
183 */
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600184#ifdef CONFIG_TSEC_ENET
Kim Phillips1cb07e62008-01-16 00:38:05 -0600185
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600186#define CONFIG_GMII /* MII PHY management */
187
188#define CONFIG_TSEC1
189
190#ifdef CONFIG_TSEC1
Kim Phillips1cb07e62008-01-16 00:38:05 -0600191#define CONFIG_TSEC1_NAME "TSEC0"
Tom Rini6a5dccc2022-11-16 13:10:41 -0500192#define CFG_SYS_TSEC1_OFFSET 0x24000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600193#define TSEC1_PHY_ADDR 2
Kim Phillips1cb07e62008-01-16 00:38:05 -0600194#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600195#define TSEC1_PHYIDX 0
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600196#endif
Kim Phillips1cb07e62008-01-16 00:38:05 -0600197
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600198#ifdef CONFIG_TSEC2
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600199#define CONFIG_TSEC2_NAME "TSEC1"
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600200#define TSEC2_PHY_ADDR 0x1c
201#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
202#define TSEC2_PHYIDX 0
203#endif
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600204#endif
205
Anton Vorontsov3628a932009-06-10 00:25:30 +0400206#ifdef CONFIG_MMC
Chenhui Zhao025eab02011-01-04 17:23:05 +0800207#define CONFIG_FSL_ESDHC_PIN_MUX
Tom Rini376b88a2022-10-28 20:27:13 -0400208#define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC83xx_ESDHC_ADDR
Anton Vorontsov3628a932009-06-10 00:25:30 +0400209#endif
210
Kim Phillips1cb07e62008-01-16 00:38:05 -0600211/*
212 * Miscellaneous configurable options
213 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600214
Kim Phillips1cb07e62008-01-16 00:38:05 -0600215/*
216 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700217 * have to be in the first 256 MB of memory, since this is
Kim Phillips1cb07e62008-01-16 00:38:05 -0600218 * the maximum mapped by the Linux kernel during initialization.
219 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500220#define CFG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600221
Kim Phillips1cb07e62008-01-16 00:38:05 -0600222/*
223 * Environment Configuration
224 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600225
Joe Hershberger93831bb2011-10-11 23:57:19 -0500226#define CONFIG_NETDEV "eth1"
Kim Phillips1cb07e62008-01-16 00:38:05 -0600227
Mario Six790d8442018-03-28 14:38:20 +0200228#define CONFIG_HOSTNAME "mpc837x_rdb"
Joe Hershberger257ff782011-10-13 13:03:47 +0000229#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershberger93831bb2011-10-11 23:57:19 -0500230 /* U-Boot image on TFTP server */
231#define CONFIG_UBOOTPATH "u-boot.bin"
232#define CONFIG_FDTFILE "mpc8379_rdb.dtb"
Kim Phillips1cb07e62008-01-16 00:38:05 -0600233
Kim Phillips1cb07e62008-01-16 00:38:05 -0600234#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500235 "netdev=" CONFIG_NETDEV "\0" \
236 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600237 "tftpflash=tftp $loadaddr $uboot;" \
Simon Glass72cc5382022-10-20 18:22:39 -0600238 "protect off " __stringify(CONFIG_TEXT_BASE) \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200239 " +$filesize; " \
Simon Glass72cc5382022-10-20 18:22:39 -0600240 "erase " __stringify(CONFIG_TEXT_BASE) \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200241 " +$filesize; " \
Simon Glass72cc5382022-10-20 18:22:39 -0600242 "cp.b $loadaddr " __stringify(CONFIG_TEXT_BASE) \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200243 " $filesize; " \
Simon Glass72cc5382022-10-20 18:22:39 -0600244 "protect on " __stringify(CONFIG_TEXT_BASE) \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200245 " +$filesize; " \
Simon Glass72cc5382022-10-20 18:22:39 -0600246 "cmp.b $loadaddr " __stringify(CONFIG_TEXT_BASE) \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200247 " $filesize\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500248 "fdtaddr=780000\0" \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500249 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600250 "ramdiskaddr=1000000\0" \
Tom Rinid63d4b22022-03-30 18:07:17 -0400251 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600252 "console=ttyS0\0" \
253 "setbootargs=setenv bootargs " \
254 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
255 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500256 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
257 "$netdev:off " \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600258 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
259
Kim Phillips1cb07e62008-01-16 00:38:05 -0600260#endif /* __CONFIG_H */