blob: 5b903f0dcb604fb5ce69c89701eaed56b18c82ed [file] [log] [blame]
wdenk88e72a32003-06-19 23:04:19 +00001/*
2 * (C) Copyright 2003
3 * Robert Schwebel, Pengutronix, r.schwebel@pengutronix.de.
4 *
5 * Configuration for the Logotronic DL board.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26/*
27 * include/configs/logodl.h - configuration options, board specific
28 */
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
32
33/*
wdenk88e72a32003-06-19 23:04:19 +000034 * High Level Configuration Options
35 * (easy to change)
36 */
Wolfgang Denka1be4762008-05-20 16:00:29 +020037#define CONFIG_PXA250 1 /* This is an PXA250 CPU */
wdenk88e72a32003-06-19 23:04:19 +000038#define CONFIG_GEALOG 1 /* on a Logotronic GEALOG SG board */
39
40#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
41 /* for timer/console/ethernet */
Jean-Christophe PLAGNIOL-VILLARDe6b5f1b2009-04-05 13:06:31 +020042
43/* we will never enable dcache, because we have to setup MMU first */
44#define CONFIG_SYS_NO_DCACHE
45
wdenk88e72a32003-06-19 23:04:19 +000046/*
47 * Hardware drivers
48 */
49
50/*
51 * select serial console configuration
52 */
Jean-Christophe PLAGNIOL-VILLARD4ccaed42009-05-16 22:48:46 +020053#define CONFIG_PXA_SERIAL
wdenk88e72a32003-06-19 23:04:19 +000054#define CONFIG_FFUART 1 /* we use FFUART */
55
56/* allow to overwrite serial and ethaddr */
57#define CONFIG_ENV_OVERWRITE
58
59#define CONFIG_BAUDRATE 19200
wdenk70764a32003-06-26 22:04:09 +000060#undef CONFIG_MISC_INIT_R /* FIXME: misc_init_r() missing */
wdenk88e72a32003-06-19 23:04:19 +000061
Jon Loeligerb0044212007-07-04 22:32:57 -050062
63/*
Jon Loeliger140b69c2007-07-10 09:38:02 -050064 * BOOTP options
65 */
66#define CONFIG_BOOTP_BOOTFILESIZE
67#define CONFIG_BOOTP_BOOTPATH
68#define CONFIG_BOOTP_GATEWAY
69#define CONFIG_BOOTP_HOSTNAME
70
71
72/*
Jon Loeligerb0044212007-07-04 22:32:57 -050073 * Command line configuration.
74 */
75#define CONFIG_CMD_ASKENV
76#define CONFIG_CMD_ECHO
Mike Frysinger78dcaf42009-01-28 19:08:14 -050077#define CONFIG_CMD_SAVEENV
Jon Loeligerb0044212007-07-04 22:32:57 -050078#define CONFIG_CMD_FLASH
79#define CONFIG_CMD_MEMORY
80#define CONFIG_CMD_RUN
81
wdenk88e72a32003-06-19 23:04:19 +000082
83#define CONFIG_BOOTDELAY 3
84/* #define CONFIG_BOOTARGS "root=/dev/nfs ip=bootp console=ttyS0,19200" */
85#define CONFIG_BOOTARGS "console=ttyS0,19200"
86#define CONFIG_ETHADDR FF:FF:FF:FF:FF:FF
87#define CONFIG_NETMASK 255.255.255.0
88#define CONFIG_IPADDR 192.168.1.56
89#define CONFIG_SERVERIP 192.168.1.2
90#define CONFIG_BOOTCOMMAND "bootm 0x40000"
91#define CONFIG_SHOW_BOOT_PROGRESS
92
93#define CONFIG_CMDLINE_TAG 1
94
95/*
96 * Miscellaneous configurable options
97 */
98
99/*
100 * Size of malloc() pool; this lives below the uppermost 128 KiB which are
101 * used for the RAM copy of the uboot code
102 *
103 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_MALLOC_LEN (256*1024)
wdenk88e72a32003-06-19 23:04:19 +0000105
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_LONGHELP /* undef to save memory */
107#define CONFIG_SYS_PROMPT "uboot> " /* Monitor Command Prompt */
108#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
109#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
110#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
111#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk88e72a32003-06-19 23:04:19 +0000112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_MEMTEST_START 0x08000000 /* memtest works on */
114#define CONFIG_SYS_MEMTEST_END 0x0800ffff /* 64 KiB */
wdenk88e72a32003-06-19 23:04:19 +0000115
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_LOAD_ADDR 0x08000000 /* load kernel to this address */
wdenk88e72a32003-06-19 23:04:19 +0000117
Micha Kalfon8a75a5b2009-02-11 19:50:11 +0200118#define CONFIG_SYS_HZ 1000
wdenk88e72a32003-06-19 23:04:19 +0000119 /* RS: the oscillator is actually 3680130?? */
120
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_CPUSPEED 0x141 /* set core clock to 200/200/100 MHz */
wdenk88e72a32003-06-19 23:04:19 +0000122 /* 0101000001 */
123 /* ^^^^^ Memory Speed 99.53 MHz */
124 /* ^^ Run Mode Speed = 2x Mem Speed */
125 /* ^^ Turbo Mode Sp. = 1x Run M. Sp. */
126
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_MONITOR_LEN 0x20000 /* 128 KiB */
wdenk88e72a32003-06-19 23:04:19 +0000128
wdenk57b2d802003-06-27 21:31:46 +0000129 /* valid baudrates */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenk88e72a32003-06-19 23:04:19 +0000131
132/*
133 * SMSC91C111 Network Card
134 */
wdenk70764a32003-06-26 22:04:09 +0000135#if 0
136#define CONFIG_DRIVER_SMC91111 1
137#define CONFIG_SMC91111_BASE 0x10000000 /* chip select 4 */
138#undef CONFIG_SMC_USE_32_BIT /* 16 bit bus access */
139#undef CONFIG_SMC_91111_EXT_PHY /* we use internal phy */
140#undef CONFIG_SHOW_ACTIVITY
141#define CONFIG_NET_RETRY_COUNT 10 /* # of retries */
142#endif
wdenk88e72a32003-06-19 23:04:19 +0000143
144/*
145 * Stack sizes
146 *
147 * The stack sizes are set up in start.S using the settings below
148 */
149#define CONFIG_STACKSIZE (128*1024) /* regular stack */
150#ifdef CONFIG_USE_IRQ
151#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
152#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
153#endif
154
155/*
156 * Physical Memory Map
157 */
158#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of RAM */
159#define PHYS_SDRAM_1 0x08000000 /* SRAM Bank #1 */
160#define PHYS_SDRAM_1_SIZE (4*1024*1024) /* 4 MB */
161
162#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
163#define PHYS_FLASH_2 0x01000000 /* Flash Bank #2 */
164#define PHYS_FLASH_SIZE (32*1024*1024) /* 32 MB */
165
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_DRAM_BASE PHYS_SDRAM_1 /* RAM starts here */
167#define CONFIG_SYS_DRAM_SIZE PHYS_SDRAM_1_SIZE
wdenk88e72a32003-06-19 23:04:19 +0000168
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
wdenk88e72a32003-06-19 23:04:19 +0000170
171
172/*
173 * GPIO settings
174 *
175 * GP?? == FOOBAR is 0/1
176 */
177
178#define _BIT0 0x00000001
179#define _BIT1 0x00000002
180#define _BIT2 0x00000004
181#define _BIT3 0x00000008
182
183#define _BIT4 0x00000010
184#define _BIT5 0x00000020
185#define _BIT6 0x00000040
186#define _BIT7 0x00000080
187
188#define _BIT8 0x00000100
189#define _BIT9 0x00000200
190#define _BIT10 0x00000400
191#define _BIT11 0x00000800
192
193#define _BIT12 0x00001000
194#define _BIT13 0x00002000
195#define _BIT14 0x00004000
196#define _BIT15 0x00008000
197
198#define _BIT16 0x00010000
199#define _BIT17 0x00020000
200#define _BIT18 0x00040000
201#define _BIT19 0x00080000
202
203#define _BIT20 0x00100000
204#define _BIT21 0x00200000
205#define _BIT22 0x00400000
206#define _BIT23 0x00800000
207
208#define _BIT24 0x01000000
209#define _BIT25 0x02000000
210#define _BIT26 0x04000000
211#define _BIT27 0x08000000
212
213#define _BIT28 0x10000000
214#define _BIT29 0x20000000
215#define _BIT30 0x40000000
216#define _BIT31 0x80000000
217
218
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#define CONFIG_SYS_LED_A_BIT (_BIT18)
220#define CONFIG_SYS_LED_A_SR GPSR0
221#define CONFIG_SYS_LED_A_CR GPCR0
wdenk88e72a32003-06-19 23:04:19 +0000222
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_LED_B_BIT (_BIT16)
224#define CONFIG_SYS_LED_B_SR GPSR1
225#define CONFIG_SYS_LED_B_CR GPCR1
wdenk88e72a32003-06-19 23:04:19 +0000226
227
228/* LED A: off, LED B: off */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_GPSR0_VAL (_BIT1+_BIT6+_BIT8+_BIT9+_BIT11+_BIT15+_BIT16+_BIT18)
230#define CONFIG_SYS_GPSR1_VAL (_BIT0+_BIT1+_BIT16+_BIT24+_BIT25 +_BIT7+_BIT8+_BIT9+_BIT11+_BIT13)
231#define CONFIG_SYS_GPSR2_VAL (_BIT14+_BIT15+_BIT16)
wdenk88e72a32003-06-19 23:04:19 +0000232
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_GPCR0_VAL 0x00000000
234#define CONFIG_SYS_GPCR1_VAL 0x00000000
235#define CONFIG_SYS_GPCR2_VAL 0x00000000
wdenk88e72a32003-06-19 23:04:19 +0000236
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_GPDR0_VAL (_BIT1+_BIT6+_BIT8+_BIT9+_BIT11+_BIT15+_BIT16+_BIT17+_BIT18)
238#define CONFIG_SYS_GPDR1_VAL (_BIT0+_BIT1+_BIT16+_BIT24+_BIT25 +_BIT7+_BIT8+_BIT9+_BIT11+_BIT13)
239#define CONFIG_SYS_GPDR2_VAL (_BIT14+_BIT15+_BIT16)
wdenk88e72a32003-06-19 23:04:19 +0000240
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_GAFR0_L_VAL (_BIT22+_BIT24+_BIT31)
242#define CONFIG_SYS_GAFR0_U_VAL (_BIT15+_BIT17+_BIT19+\
wdenk57b2d802003-06-27 21:31:46 +0000243 _BIT20+_BIT22+_BIT24+_BIT26+_BIT29+_BIT31)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_GAFR1_L_VAL (_BIT3+_BIT4+_BIT6+_BIT8+_BIT10+_BIT12+_BIT15+_BIT17+_BIT19+\
wdenk57b2d802003-06-27 21:31:46 +0000245 _BIT20+_BIT23+_BIT24+_BIT27+_BIT28+_BIT31)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_GAFR1_U_VAL (_BIT21+_BIT23+_BIT25+_BIT27+_BIT29+_BIT31)
247#define CONFIG_SYS_GAFR2_L_VAL (_BIT1+_BIT3+_BIT5+_BIT7+_BIT9+_BIT11+_BIT13+_BIT15+_BIT17+\
wdenk57b2d802003-06-27 21:31:46 +0000248 _BIT19+_BIT21+_BIT23+_BIT25+_BIT27+_BIT29+_BIT31)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#define CONFIG_SYS_GAFR2_U_VAL (_BIT1)
wdenk88e72a32003-06-19 23:04:19 +0000250
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#define CONFIG_SYS_PSSR_VAL (0x20)
wdenk88e72a32003-06-19 23:04:19 +0000252
253/*
254 * Memory settings
255 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_MSC0_VAL 0x123c2980
257#define CONFIG_SYS_MSC1_VAL 0x123c2661
258#define CONFIG_SYS_MSC2_VAL 0x7ff87ff8
wdenk88e72a32003-06-19 23:04:19 +0000259
260
261/* no sdram/pcmcia here */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_MDCNFG_VAL 0x00000000
263#define CONFIG_SYS_MDREFR_VAL 0x00000000
264#define CONFIG_SYS_MDREFR_VAL_100 0x00000000
265#define CONFIG_SYS_MDMRS_VAL 0x00000000
wdenk88e72a32003-06-19 23:04:19 +0000266
267/* only SRAM */
268#define SXCNFG_SETTINGS 0x00000000
269
270/*
271 * PCMCIA and CF Interfaces
272 */
273
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_MECR_VAL 0x00000000
275#define CONFIG_SYS_MCMEM0_VAL 0x00010504
276#define CONFIG_SYS_MCMEM1_VAL 0x00010504
277#define CONFIG_SYS_MCATT0_VAL 0x00010504
278#define CONFIG_SYS_MCATT1_VAL 0x00010504
279#define CONFIG_SYS_MCIO0_VAL 0x00004715
280#define CONFIG_SYS_MCIO1_VAL 0x00004715
wdenk88e72a32003-06-19 23:04:19 +0000281
282
283/*
284 * FLASH and environment organization
285 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200286#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
287#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
wdenk88e72a32003-06-19 23:04:19 +0000288
289/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290#define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
291#define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Write */
wdenk88e72a32003-06-19 23:04:19 +0000292
293/* FIXME */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200294#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200295#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x1C000) /* Addr of Environment Sector */
296#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
wdenk88e72a32003-06-19 23:04:19 +0000297
298#endif /* __CONFIG_H */