blob: 75b2e2fbbde03fe655524b6140cb748bb4b72e19 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Wang Huanddf89f92014-09-05 13:52:45 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Wang Huanddf89f92014-09-05 13:52:45 +08004 */
5
6#ifndef __CONFIG_H
7#define __CONFIG_H
8
Hongbo Zhang4f6e6102016-07-21 18:09:38 +08009#define CONFIG_ARMV7_PSCI_1_0
Wang Dongsheng13d2bb72015-06-04 12:01:09 +080010
Hongbo Zhang912b3812016-07-21 18:09:39 +080011#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
12
Gong Qianyu52de2e52015-10-26 19:47:42 +080013#define CONFIG_SYS_FSL_CLK
Wang Huanddf89f92014-09-05 13:52:45 +080014
Wang Huanddf89f92014-09-05 13:52:45 +080015#define CONFIG_SKIP_LOWLEVEL_INIT
Tang Yuantian8b160bc2015-05-14 17:20:28 +080016#define CONFIG_DEEP_SLEEP
Wang Huanddf89f92014-09-05 13:52:45 +080017
18/*
19 * Size of malloc() pool
20 */
21#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
22
23#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
24#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
25
Wang Huanddf89f92014-09-05 13:52:45 +080026#define CONFIG_SYS_CLK_FREQ 100000000
27#define CONFIG_DDR_CLK_FREQ 100000000
28
York Sun1006cad2015-04-29 10:35:35 -070029#define DDR_SDRAM_CFG 0x470c0008
30#define DDR_CS0_BNDS 0x008000bf
31#define DDR_CS0_CONFIG 0x80014302
32#define DDR_TIMING_CFG_0 0x50550004
33#define DDR_TIMING_CFG_1 0xbcb38c56
34#define DDR_TIMING_CFG_2 0x0040d120
35#define DDR_TIMING_CFG_3 0x010e1000
36#define DDR_TIMING_CFG_4 0x00000001
37#define DDR_TIMING_CFG_5 0x03401400
38#define DDR_SDRAM_CFG_2 0x00401010
39#define DDR_SDRAM_MODE 0x00061c60
40#define DDR_SDRAM_MODE_2 0x00180000
41#define DDR_SDRAM_INTERVAL 0x18600618
42#define DDR_DDR_WRLVL_CNTL 0x8655f605
43#define DDR_DDR_WRLVL_CNTL_2 0x05060607
44#define DDR_DDR_WRLVL_CNTL_3 0x05050505
45#define DDR_DDR_CDR1 0x80040000
46#define DDR_DDR_CDR2 0x00000001
47#define DDR_SDRAM_CLK_CNTL 0x02000000
48#define DDR_DDR_ZQ_CNTL 0x89080600
49#define DDR_CS0_CONFIG_2 0
50#define DDR_SDRAM_CFG_MEM_EN 0x80000000
Tang Yuantian8b160bc2015-05-14 17:20:28 +080051#define SDRAM_CFG2_D_INIT 0x00000010
52#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
53#define SDRAM_CFG2_FRC_SR 0x80000000
54#define SDRAM_CFG_BI 0x00000001
York Sun1006cad2015-04-29 10:35:35 -070055
Alison Wang948c6092014-12-03 15:00:48 +080056#ifdef CONFIG_RAMBOOT_PBL
57#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg
58#endif
59
60#ifdef CONFIG_SD_BOOT
Alison Wangdd45cc52015-10-15 17:54:40 +080061#ifdef CONFIG_SD_BOOT_QSPI
62#define CONFIG_SYS_FSL_PBL_RCW \
63 board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
64#else
65#define CONFIG_SYS_FSL_PBL_RCW \
66 board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
67#endif
Sumit Garge2ca9432016-06-14 13:52:40 -040068
69#ifdef CONFIG_SECURE_BOOT
Sumit Garge2ca9432016-06-14 13:52:40 -040070/*
71 * HDR would be appended at end of image and copied to DDR along
72 * with U-Boot image.
73 */
Semen Protsenkod776ecf2016-11-16 19:19:06 +020074#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
Sumit Garge2ca9432016-06-14 13:52:40 -040075#endif /* ifdef CONFIG_SECURE_BOOT */
Alison Wang948c6092014-12-03 15:00:48 +080076
77#define CONFIG_SPL_TEXT_BASE 0x10000000
78#define CONFIG_SPL_MAX_SIZE 0x1a000
79#define CONFIG_SPL_STACK 0x1001d000
80#define CONFIG_SPL_PAD_TO 0x1c000
Alison Wang948c6092014-12-03 15:00:48 +080081
Tang Yuantian8b160bc2015-05-14 17:20:28 +080082#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
83 CONFIG_SYS_MONITOR_LEN)
Alison Wang948c6092014-12-03 15:00:48 +080084#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
85#define CONFIG_SPL_BSS_START_ADDR 0x80100000
86#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Sumit Garge2ca9432016-06-14 13:52:40 -040087
88#ifdef CONFIG_U_BOOT_HDR_SIZE
89/*
90 * HDR would be appended at end of image and copied to DDR along
91 * with U-Boot image. Here u-boot max. size is 512K. So if binary
92 * size increases then increase this size in case of secure boot as
93 * it uses raw u-boot image instead of fit image.
94 */
Vinitha Pillai31b11c62017-02-01 18:28:53 +053095#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
Sumit Garge2ca9432016-06-14 13:52:40 -040096#else
Vinitha Pillai31b11c62017-02-01 18:28:53 +053097#define CONFIG_SYS_MONITOR_LEN 0x100000
Sumit Garge2ca9432016-06-14 13:52:40 -040098#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
Alison Wang948c6092014-12-03 15:00:48 +080099#endif
100
Wang Huanddf89f92014-09-05 13:52:45 +0800101#define PHYS_SDRAM 0x80000000
102#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
103
104#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
105#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
106
Alison Wanga5494fb2014-12-09 17:37:49 +0800107#if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
108 !defined(CONFIG_QSPI_BOOT)
Zhao Qiangf3cc6b72014-09-26 16:25:33 +0800109#define CONFIG_U_QE
Zhao Qiang82cd8c62017-05-25 09:47:40 +0800110#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiangf3cc6b72014-09-26 16:25:33 +0800111#endif
112
Wang Huanddf89f92014-09-05 13:52:45 +0800113/*
114 * IFC Definitions
115 */
Alison Wangdd45cc52015-10-15 17:54:40 +0800116#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huanddf89f92014-09-05 13:52:45 +0800117#define CONFIG_FSL_IFC
118#define CONFIG_SYS_FLASH_BASE 0x60000000
119#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
120
121#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
122#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
123 CSPR_PORT_SIZE_16 | \
124 CSPR_MSEL_NOR | \
125 CSPR_V)
126#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
127
128/* NOR Flash Timing Params */
129#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
130 CSOR_NOR_TRHZ_80)
131#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
132 FTIM0_NOR_TEADC(0x5) | \
133 FTIM0_NOR_TAVDS(0x0) | \
134 FTIM0_NOR_TEAHC(0x5))
135#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
136 FTIM1_NOR_TRAD_NOR(0x1A) | \
137 FTIM1_NOR_TSEQRAD_NOR(0x13))
138#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
139 FTIM2_NOR_TCH(0x4) | \
140 FTIM2_NOR_TWP(0x1c) | \
141 FTIM2_NOR_TWPH(0x0e))
142#define CONFIG_SYS_NOR_FTIM3 0
143
144#define CONFIG_FLASH_CFI_DRIVER
145#define CONFIG_SYS_FLASH_CFI
146#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
147#define CONFIG_SYS_FLASH_QUIET_TEST
148#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
149
150#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
151#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
152#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
153#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
154
155#define CONFIG_SYS_FLASH_EMPTY_INFO
156#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
157
158#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
Yuan Yaoda17d1a2014-10-17 15:26:34 +0800159#define CONFIG_SYS_WRITE_SWAPPED_DATA
Alison Wang2145a372014-12-09 17:38:02 +0800160#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800161
162/* CPLD */
163
164#define CONFIG_SYS_CPLD_BASE 0x7fb00000
165#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
166
167#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
168#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
169 CSPR_PORT_SIZE_8 | \
170 CSPR_MSEL_GPCM | \
171 CSPR_V)
172#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
173#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
174 CSOR_NOR_NOR_MODE_AVD_NOR | \
175 CSOR_NOR_TRHZ_80)
176
177/* CPLD Timing parameters for IFC GPCM */
178#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
179 FTIM0_GPCM_TEADC(0xf) | \
180 FTIM0_GPCM_TEAHC(0xf))
181#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
182 FTIM1_GPCM_TRAD(0x3f))
183#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
184 FTIM2_GPCM_TCH(0xf) | \
185 FTIM2_GPCM_TWP(0xff))
186#define CONFIG_SYS_FPGA_FTIM3 0x0
187#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
188#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
189#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
190#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
191#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
192#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
193#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
194#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
195#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
196#define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
197#define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
198#define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
199#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
200#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
201#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
202#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
203
204/*
205 * Serial Port
206 */
Alison Wang2a397ce2015-01-04 15:30:59 +0800207#ifdef CONFIG_LPUART
Alison Wang2a397ce2015-01-04 15:30:59 +0800208#define CONFIG_LPUART_32B_REG
209#else
Wang Huanddf89f92014-09-05 13:52:45 +0800210#define CONFIG_SYS_NS16550_SERIAL
Bin Meng06229a92016-01-13 19:38:59 -0800211#ifndef CONFIG_DM_SERIAL
Wang Huanddf89f92014-09-05 13:52:45 +0800212#define CONFIG_SYS_NS16550_REG_SIZE 1
Bin Meng06229a92016-01-13 19:38:59 -0800213#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800214#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wang2a397ce2015-01-04 15:30:59 +0800215#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800216
Wang Huanddf89f92014-09-05 13:52:45 +0800217/*
218 * I2C
219 */
Wang Huanddf89f92014-09-05 13:52:45 +0800220#define CONFIG_SYS_I2C
221#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +0200222#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
223#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf1a52162015-03-20 10:20:40 -0700224#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Wang Huanddf89f92014-09-05 13:52:45 +0800225
Alison Wangaf276f42014-10-17 15:26:35 +0800226/* EEPROM */
Alison Wangaf276f42014-10-17 15:26:35 +0800227#define CONFIG_ID_EEPROM
228#define CONFIG_SYS_I2C_EEPROM_NXID
229#define CONFIG_SYS_EEPROM_BUS_NUM 1
230#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
231#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
232#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
233#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
Alison Wangaf276f42014-10-17 15:26:35 +0800234
Wang Huanddf89f92014-09-05 13:52:45 +0800235/*
236 * MMC
237 */
Wang Huanddf89f92014-09-05 13:52:45 +0800238
Haikun Wang8cd84372015-06-27 21:46:13 +0530239/* SPI */
Alison Wangdd45cc52015-10-15 17:54:40 +0800240#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Haikun Wang8cd84372015-06-27 21:46:13 +0530241/* QSPI */
Alison Wang2145a372014-12-09 17:38:02 +0800242#define QSPI0_AMBA_BASE 0x40000000
243#define FSL_QSPI_FLASH_SIZE (1 << 24)
244#define FSL_QSPI_FLASH_NUM 2
245
Yao Yuanad7dbd12015-09-15 18:28:20 +0800246/* DSPI */
Yao Yuanad7dbd12015-09-15 18:28:20 +0800247#endif
248
Haikun Wang8cd84372015-06-27 21:46:13 +0530249/* DM SPI */
250#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
Haikun Wang8cd84372015-06-27 21:46:13 +0530251#define CONFIG_DM_SPI_FLASH
252#endif
Alison Wang2145a372014-12-09 17:38:02 +0800253
Wang Huanddf89f92014-09-05 13:52:45 +0800254/*
Wang Huan92072192014-09-05 13:52:50 +0800255 * Video
256 */
Sanchayan Maitye15479b2017-04-11 11:12:09 +0530257#ifdef CONFIG_VIDEO_FSL_DCU_FB
Wang Huan92072192014-09-05 13:52:50 +0800258#define CONFIG_VIDEO_LOGO
259#define CONFIG_VIDEO_BMP_LOGO
260
261#define CONFIG_FSL_DCU_SII9022A
262#define CONFIG_SYS_I2C_DVI_BUS_NUM 1
263#define CONFIG_SYS_I2C_DVI_ADDR 0x39
264#endif
265
266/*
Wang Huanddf89f92014-09-05 13:52:45 +0800267 * eTSEC
268 */
Wang Huanddf89f92014-09-05 13:52:45 +0800269
270#ifdef CONFIG_TSEC_ENET
Wang Huanddf89f92014-09-05 13:52:45 +0800271#define CONFIG_MII_DEFAULT_TSEC 1
272#define CONFIG_TSEC1 1
273#define CONFIG_TSEC1_NAME "eTSEC1"
274#define CONFIG_TSEC2 1
275#define CONFIG_TSEC2_NAME "eTSEC2"
276#define CONFIG_TSEC3 1
277#define CONFIG_TSEC3_NAME "eTSEC3"
278
279#define TSEC1_PHY_ADDR 2
280#define TSEC2_PHY_ADDR 0
281#define TSEC3_PHY_ADDR 1
282
283#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
284#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
285#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
286
287#define TSEC1_PHYIDX 0
288#define TSEC2_PHYIDX 0
289#define TSEC3_PHYIDX 0
290
291#define CONFIG_ETHPRIME "eTSEC1"
292
Wang Huanddf89f92014-09-05 13:52:45 +0800293#define CONFIG_PHY_ATHEROS
294
295#define CONFIG_HAS_ETH0
296#define CONFIG_HAS_ETH1
297#define CONFIG_HAS_ETH2
298#endif
299
Minghuan Liana4d6b612014-10-31 13:43:44 +0800300/* PCIe */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400301#define CONFIG_PCIE1 /* PCIE controller 1 */
302#define CONFIG_PCIE2 /* PCIE controller 2 */
Minghuan Liana4d6b612014-10-31 13:43:44 +0800303
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800304#ifdef CONFIG_PCI
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800305#define CONFIG_PCI_SCAN_SHOW
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800306#endif
307
Wang Huanddf89f92014-09-05 13:52:45 +0800308#define CONFIG_CMDLINE_TAG
Alison Wang948c6092014-12-03 15:00:48 +0800309
Xiubo Li563e3ce2014-11-21 17:40:57 +0800310#define CONFIG_PEN_ADDR_BIG_ENDIAN
Mingkai Hu5b0df8a2015-10-26 19:47:41 +0800311#define CONFIG_LAYERSCAPE_NS_ACCESS
Xiubo Li563e3ce2014-11-21 17:40:57 +0800312#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Andre Przywara70c78932017-02-16 01:20:19 +0000313#define COUNTER_FREQUENCY 12500000
Xiubo Li563e3ce2014-11-21 17:40:57 +0800314
Wang Huanddf89f92014-09-05 13:52:45 +0800315#define CONFIG_HWCONFIG
Zhuoyu Zhangfe4f2882015-08-17 18:55:12 +0800316#define HWCONFIG_BUFFER_SIZE 256
317
318#define CONFIG_FSL_DEVICE_DISABLE
Wang Huanddf89f92014-09-05 13:52:45 +0800319
Alison Wanga999c9d2017-05-26 15:46:15 +0800320#define BOOT_TARGET_DEVICES(func) \
321 func(MMC, mmc, 0) \
322 func(USB, usb, 0)
323#include <config_distro_bootcmd.h>
Wang Huanddf89f92014-09-05 13:52:45 +0800324
Alison Wang2a397ce2015-01-04 15:30:59 +0800325#ifdef CONFIG_LPUART
326#define CONFIG_EXTRA_ENV_SETTINGS \
327 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
Alison Wangec2ab3c2015-10-26 14:08:28 +0800328 "initrd_high=0xffffffff\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800329 "fdt_high=0xffffffff\0" \
330 "fdt_addr=0x64f00000\0" \
331 "kernel_addr=0x65000000\0" \
332 "scriptaddr=0x80000000\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530333 "scripthdraddr=0x80080000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800334 "fdtheader_addr_r=0x80100000\0" \
335 "kernelheader_addr_r=0x80200000\0" \
336 "kernel_addr_r=0x81000000\0" \
337 "fdt_addr_r=0x90000000\0" \
338 "ramdisk_addr_r=0xa0000000\0" \
339 "load_addr=0xa0000000\0" \
340 "kernel_size=0x2800000\0" \
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800341 "kernel_addr_sd=0x8000\0" \
342 "kernel_size_sd=0x14000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800343 BOOTENV \
344 "boot_scripts=ls1021atwr_boot.scr\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530345 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800346 "scan_dev_for_boot_part=" \
347 "part list ${devtype} ${devnum} devplist; " \
348 "env exists devplist || setenv devplist 1; " \
349 "for distro_bootpart in ${devplist}; do " \
350 "if fstype ${devtype} " \
351 "${devnum}:${distro_bootpart} " \
352 "bootfstype; then " \
353 "run scan_dev_for_boot; " \
354 "fi; " \
355 "done\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530356 "scan_dev_for_boot=" \
357 "echo Scanning ${devtype} " \
358 "${devnum}:${distro_bootpart}...; " \
359 "for prefix in ${boot_prefixes}; do " \
360 "run scan_dev_for_scripts; " \
361 "done;" \
362 "\0" \
363 "boot_a_script=" \
364 "load ${devtype} ${devnum}:${distro_bootpart} " \
365 "${scriptaddr} ${prefix}${script}; " \
366 "env exists secureboot && load ${devtype} " \
367 "${devnum}:${distro_bootpart} " \
368 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
369 "&& esbc_validate ${scripthdraddr};" \
370 "source ${scriptaddr}\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800371 "installer=load mmc 0:2 $load_addr " \
372 "/flex_installer_arm32.itb; " \
373 "bootm $load_addr#ls1021atwr\0" \
374 "qspi_bootcmd=echo Trying load from qspi..;" \
375 "sf probe && sf read $load_addr " \
376 "$kernel_addr $kernel_size && bootm $load_addr#$board\0" \
377 "nor_bootcmd=echo Trying load from nor..;" \
378 "cp.b $kernel_addr $load_addr " \
379 "$kernel_size && bootm $load_addr#$board\0"
Alison Wang2a397ce2015-01-04 15:30:59 +0800380#else
Wang Huanddf89f92014-09-05 13:52:45 +0800381#define CONFIG_EXTRA_ENV_SETTINGS \
382 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
Alison Wangec2ab3c2015-10-26 14:08:28 +0800383 "initrd_high=0xffffffff\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800384 "fdt_high=0xffffffff\0" \
385 "fdt_addr=0x64f00000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530386 "kernel_addr=0x61000000\0" \
387 "kernelheader_addr=0x60800000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800388 "scriptaddr=0x80000000\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530389 "scripthdraddr=0x80080000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800390 "fdtheader_addr_r=0x80100000\0" \
391 "kernelheader_addr_r=0x80200000\0" \
392 "kernel_addr_r=0x81000000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530393 "kernelheader_size=0x40000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800394 "fdt_addr_r=0x90000000\0" \
395 "ramdisk_addr_r=0xa0000000\0" \
396 "load_addr=0xa0000000\0" \
397 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530398 "kernel_addr_sd=0x8000\0" \
399 "kernel_size_sd=0x14000\0" \
400 "kernelhdr_addr_sd=0x4000\0" \
401 "kernelhdr_size_sd=0x10\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800402 BOOTENV \
403 "boot_scripts=ls1021atwr_boot.scr\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530404 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800405 "scan_dev_for_boot_part=" \
406 "part list ${devtype} ${devnum} devplist; " \
407 "env exists devplist || setenv devplist 1; " \
408 "for distro_bootpart in ${devplist}; do " \
409 "if fstype ${devtype} " \
410 "${devnum}:${distro_bootpart} " \
411 "bootfstype; then " \
412 "run scan_dev_for_boot; " \
413 "fi; " \
414 "done\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530415 "scan_dev_for_boot=" \
416 "echo Scanning ${devtype} " \
417 "${devnum}:${distro_bootpart}...; " \
418 "for prefix in ${boot_prefixes}; do " \
419 "run scan_dev_for_scripts; " \
420 "done;" \
421 "\0" \
422 "boot_a_script=" \
423 "load ${devtype} ${devnum}:${distro_bootpart} " \
424 "${scriptaddr} ${prefix}${script}; " \
425 "env exists secureboot && load ${devtype} " \
426 "${devnum}:${distro_bootpart} " \
427 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
428 "&& esbc_validate ${scripthdraddr};" \
429 "source ${scriptaddr}\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800430 "qspi_bootcmd=echo Trying load from qspi..;" \
431 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530432 "$kernel_addr $kernel_size; env exists secureboot " \
433 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
434 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
435 "bootm $load_addr#$board\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800436 "nor_bootcmd=echo Trying load from nor..;" \
437 "cp.b $kernel_addr $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530438 "$kernel_size; env exists secureboot " \
439 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
440 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
441 "bootm $load_addr#$board\0" \
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800442 "sd_bootcmd=echo Trying load from SD ..;" \
443 "mmcinfo && mmc read $load_addr " \
444 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530445 "env exists secureboot && mmc read $kernelheader_addr_r " \
446 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
447 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800448 "bootm $load_addr#$board\0"
Alison Wang2a397ce2015-01-04 15:30:59 +0800449#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800450
Alison Wanga999c9d2017-05-26 15:46:15 +0800451#undef CONFIG_BOOTCOMMAND
452#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530453#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd" \
454 "env exists secureboot && esbc_halt"
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800455#elif defined(CONFIG_SD_BOOT)
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530456#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
457 "env exists secureboot && esbc_halt;"
Alison Wanga999c9d2017-05-26 15:46:15 +0800458#else
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530459#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd;" \
460 "env exists secureboot && esbc_halt;"
Alison Wanga999c9d2017-05-26 15:46:15 +0800461#endif
462
Wang Huanddf89f92014-09-05 13:52:45 +0800463/*
464 * Miscellaneous configurable options
465 */
Wang Huanddf89f92014-09-05 13:52:45 +0800466
Wang Huanddf89f92014-09-05 13:52:45 +0800467#define CONFIG_SYS_MEMTEST_START 0x80000000
468#define CONFIG_SYS_MEMTEST_END 0x9fffffff
469
470#define CONFIG_SYS_LOAD_ADDR 0x82000000
Wang Huanddf89f92014-09-05 13:52:45 +0800471
Xiubo Li03d40aa2014-11-21 17:40:59 +0800472#define CONFIG_LS102XA_STREAM_ID
473
Wang Huanddf89f92014-09-05 13:52:45 +0800474#define CONFIG_SYS_INIT_SP_OFFSET \
475 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
476#define CONFIG_SYS_INIT_SP_ADDR \
477 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
478
Alison Wang948c6092014-12-03 15:00:48 +0800479#ifdef CONFIG_SPL_BUILD
480#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
481#else
Wang Huanddf89f92014-09-05 13:52:45 +0800482#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Alison Wang948c6092014-12-03 15:00:48 +0800483#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800484
Alison Wang27666082017-05-16 10:45:57 +0800485#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Zhao Qiangf3cc6b72014-09-26 16:25:33 +0800486
Wang Huanddf89f92014-09-05 13:52:45 +0800487/*
488 * Environment
489 */
490#define CONFIG_ENV_OVERWRITE
491
Alison Wang948c6092014-12-03 15:00:48 +0800492#if defined(CONFIG_SD_BOOT)
Alison Wang27666082017-05-16 10:45:57 +0800493#define CONFIG_ENV_OFFSET 0x300000
Alison Wang948c6092014-12-03 15:00:48 +0800494#define CONFIG_SYS_MMC_ENV_DEV 0
495#define CONFIG_ENV_SIZE 0x20000
Alison Wang2145a372014-12-09 17:38:02 +0800496#elif defined(CONFIG_QSPI_BOOT)
Alison Wang2145a372014-12-09 17:38:02 +0800497#define CONFIG_ENV_SIZE 0x2000
Alison Wang27666082017-05-16 10:45:57 +0800498#define CONFIG_ENV_OFFSET 0x300000
Alison Wang2145a372014-12-09 17:38:02 +0800499#define CONFIG_ENV_SECT_SIZE 0x10000
Alison Wang948c6092014-12-03 15:00:48 +0800500#else
Alison Wang27666082017-05-16 10:45:57 +0800501#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000)
Wang Huanddf89f92014-09-05 13:52:45 +0800502#define CONFIG_ENV_SIZE 0x20000
503#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Alison Wang948c6092014-12-03 15:00:48 +0800504#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800505
Aneesh Bansal962021a2016-01-22 16:37:22 +0530506#include <asm/fsl_secure_boot.h>
Alison Wang13b0bb82016-01-15 15:29:32 +0800507#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ruchika Gupta901ae762014-10-15 11:39:06 +0530508
Wang Huanddf89f92014-09-05 13:52:45 +0800509#endif