blob: 6ad8722d60b6b219fe10b66a5a6ddeb7f8df1e51 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Heiko Schocherac1956e2006-04-20 08:42:42 +02002/*
Jens Scharsig2686eff2012-05-02 00:57:08 +00003 * Configuation settings for the BuS EB+CPU5283 boards (aka EB+MCF-EV123)
Heiko Schocherac1956e2006-04-20 08:42:42 +02004 *
Jens Scharsig772d9b02009-07-24 10:31:48 +02005 * (C) Copyright 2005-2009 BuS Elektronik GmbH & Co.KG <esw@bus-elektonik.de>
Heiko Schocherac1956e2006-04-20 08:42:42 +02006 */
7
Jens Scharsig2686eff2012-05-02 00:57:08 +00008#ifndef _CONFIG_EB_CPU5282_H_
9#define _CONFIG_EB_CPU5282_H_
Heiko Schocherac1956e2006-04-20 08:42:42 +020010
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020011#undef CONFIG_SYS_HALT_BEFOR_RAM_JUMP
Wolfgang Denkf7290752006-06-10 22:00:40 +020012
Jens Scharsig772d9b02009-07-24 10:31:48 +020013/*----------------------------------------------------------------------*
14 * High Level Configuration Options (easy to change) *
15 *----------------------------------------------------------------------*/
Heiko Schocherac1956e2006-04-20 08:42:42 +020016
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020017#define CONFIG_SYS_UART_PORT (0)
Heiko Schocherac1956e2006-04-20 08:42:42 +020018
Jens Scharsig772d9b02009-07-24 10:31:48 +020019#undef CONFIG_MONITOR_IS_IN_RAM /* starts uboot direct */
Heiko Schocherac1956e2006-04-20 08:42:42 +020020
Jens Scharsig772d9b02009-07-24 10:31:48 +020021/*----------------------------------------------------------------------*
22 * Options *
23 *----------------------------------------------------------------------*/
24
25#define CONFIG_BOOT_RETRY_TIME -1
26#define CONFIG_RESET_TO_RETRY
Jens Scharsig772d9b02009-07-24 10:31:48 +020027
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000028#define STATUS_LED_ACTIVE 0
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000029
Jens Scharsig772d9b02009-07-24 10:31:48 +020030/*----------------------------------------------------------------------*
31 * Configuration for environment *
32 * Environment is in the second sector of the first 256k of flash *
33 *----------------------------------------------------------------------*/
34
Jon Loeligerdbb2b542007-07-07 20:56:05 -050035/*
Jon Loeligerf5709d12007-07-10 09:02:57 -050036 * BOOTP options
37 */
38#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligerf5709d12007-07-10 09:02:57 -050039
TsiChung Liew26c9f3c2008-07-09 15:21:44 -050040#define CONFIG_MCFTMR
41
Jens Scharsig772d9b02009-07-24 10:31:48 +020042#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jens Scharsig772d9b02009-07-24 10:31:48 +020043#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Heiko Schocherac1956e2006-04-20 08:42:42 +020044
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020045/*#define CONFIG_SYS_DRAM_TEST 1 */
46#undef CONFIG_SYS_DRAM_TEST
Heiko Schocherac1956e2006-04-20 08:42:42 +020047
Jens Scharsig772d9b02009-07-24 10:31:48 +020048/*----------------------------------------------------------------------*
49 * Clock and PLL Configuration *
50 *----------------------------------------------------------------------*/
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000051#define CONFIG_SYS_CLK 80000000 /* 8MHz * 8 */
Heiko Schocherac1956e2006-04-20 08:42:42 +020052
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000053/* PLL Configuration: Ext Clock * 8 (see table 9-4 of MCF user manual) */
Heiko Schocherac1956e2006-04-20 08:42:42 +020054
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000055#define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
Jens Scharsig772d9b02009-07-24 10:31:48 +020056#define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
Heiko Schocherac1956e2006-04-20 08:42:42 +020057
Jens Scharsig772d9b02009-07-24 10:31:48 +020058/*----------------------------------------------------------------------*
59 * Network *
60 *----------------------------------------------------------------------*/
61
Angelo Durgehello68d46ad2019-11-15 23:54:15 +010062#ifdef CONFIG_MCFFEC
Jens Scharsig772d9b02009-07-24 10:31:48 +020063#define CONFIG_MII_INIT 1
64#define CONFIG_SYS_DISCOVER_PHY
65#define CONFIG_SYS_RX_ETH_BUFFER 8
66#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Jens Scharsig772d9b02009-07-24 10:31:48 +020067#define CONFIG_OVERWRITE_ETHADDR_ONCE
Angelo Durgehello68d46ad2019-11-15 23:54:15 +010068#endif
Jens Scharsig772d9b02009-07-24 10:31:48 +020069
70/*-------------------------------------------------------------------------
Heiko Schocherac1956e2006-04-20 08:42:42 +020071 * Low Level Configuration Settings
72 * (address mappings, register initial values, etc.)
73 * You should know what you are doing if you make changes here.
Jens Scharsig772d9b02009-07-24 10:31:48 +020074 *-----------------------------------------------------------------------*/
75
76#define CONFIG_SYS_MBAR 0x40000000
Heiko Schocherac1956e2006-04-20 08:42:42 +020077
Heiko Schocherac1956e2006-04-20 08:42:42 +020078/*-----------------------------------------------------------------------
79 * Definitions for initial stack pointer and data area (in DPRAM)
Jens Scharsig772d9b02009-07-24 10:31:48 +020080 *-----------------------------------------------------------------------*/
81
82#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000083#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Jens Scharsig772d9b02009-07-24 10:31:48 +020084#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +020085 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Heiko Schocherac1956e2006-04-20 08:42:42 +020087
88/*-----------------------------------------------------------------------
89 * Start addresses for the final memory configuration
90 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Heiko Schocherac1956e2006-04-20 08:42:42 +020092 */
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000093#define CONFIG_SYS_SDRAM_BASE0 0x00000000
94#define CONFIG_SYS_SDRAM_SIZE0 16 /* SDRAM size in MB */
Heiko Schocherac1956e2006-04-20 08:42:42 +020095
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000096#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_SDRAM_BASE0
97#define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_SDRAM_SIZE0
Heiko Schocherac1956e2006-04-20 08:42:42 +020098
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_MONITOR_LEN 0x20000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
Heiko Schocherac1956e2006-04-20 08:42:42 +0200101
102/*
103 * For booting Linux, the board info and command line data
104 * have to be in the first 8 MB of memory, since this is
105 * the maximum mapped by the Linux kernel during initialization ??
106 */
Jens Scharsig772d9b02009-07-24 10:31:48 +0200107#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Heiko Schocherac1956e2006-04-20 08:42:42 +0200108
109/*-----------------------------------------------------------------------
110 * FLASH organization
111 */
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000112#define CONFIG_FLASH_SHOW_PROGRESS 45
Jens Scharsig772d9b02009-07-24 10:31:48 +0200113
114#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
115#define CONFIG_SYS_INT_FLASH_BASE 0xF0000000
116#define CONFIG_SYS_INT_FLASH_ENABLE 0x21
117
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000118#define CONFIG_SYS_MAX_FLASH_SECT 128
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_FLASH_ERASE_TOUT 10000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200120
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000121#define CONFIG_SYS_FLASH_SIZE 16*1024*1024
122#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
123
124#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
125
Heiko Schocherac1956e2006-04-20 08:42:42 +0200126/*-----------------------------------------------------------------------
127 * Cache Configuration
128 */
Heiko Schocherac1956e2006-04-20 08:42:42 +0200129
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600130#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200131 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600132#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200133 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600134#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
135#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
136 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
137 CF_ACR_EN | CF_ACR_SM_ALL)
138#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
139 CF_CACR_CEIB | CF_CACR_DBWE | \
140 CF_CACR_EUSP)
141
Heiko Schocherac1956e2006-04-20 08:42:42 +0200142/*-----------------------------------------------------------------------
143 * Memory bank definitions
144 */
145
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000146#define CONFIG_SYS_CS0_BASE 0xFF000000
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000147#define CONFIG_SYS_CS0_CTRL 0x00001980
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000148#define CONFIG_SYS_CS0_MASK 0x00FF0001
Heiko Schocherac1956e2006-04-20 08:42:42 +0200149
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000150#define CONFIG_SYS_CS2_BASE 0xE0000000
151#define CONFIG_SYS_CS2_CTRL 0x00001980
152#define CONFIG_SYS_CS2_MASK 0x000F0001
153
154#define CONFIG_SYS_CS3_BASE 0xE0100000
155#define CONFIG_SYS_CS3_CTRL 0x00001980
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000156#define CONFIG_SYS_CS3_MASK 0x000F0001
Heiko Schocherac1956e2006-04-20 08:42:42 +0200157
158/*-----------------------------------------------------------------------
159 * Port configuration
160 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
162#define CONFIG_SYS_PADDR 0x0000000
163#define CONFIG_SYS_PADAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200164
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
166#define CONFIG_SYS_PBDDR 0x0000000
167#define CONFIG_SYS_PBDAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200168
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
170#define CONFIG_SYS_PCDDR 0x0000000
171#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200172
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
174#define CONFIG_SYS_PCDDR 0x0000000
175#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200176
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000177#define CONFIG_SYS_PASPAR 0x0F0F
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_PEHLPAR 0xC0
Jens Scharsig772d9b02009-07-24 10:31:48 +0200179#define CONFIG_SYS_PUAPAR 0x0F
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_DDRUA 0x05
181#define CONFIG_SYS_PJPAR 0xFF
Heiko Schocherac1956e2006-04-20 08:42:42 +0200182
183/*-----------------------------------------------------------------------
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000184 * I2C
185 */
186
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000187#ifdef CONFIG_CMD_DATE
188#define CONFIG_RTC_DS1338
189#define CONFIG_I2C_RTC_ADDR 0x68
190#endif
191
192/*-----------------------------------------------------------------------
Jens Scharsig772d9b02009-07-24 10:31:48 +0200193 * VIDEO configuration
Heiko Schocherac1956e2006-04-20 08:42:42 +0200194 */
195
Jens Scharsig772d9b02009-07-24 10:31:48 +0200196#define CONFIG_SYS_VCXK_DEFAULT_LINEALIGN 2
197#define CONFIG_SYS_VCXK_DOUBLEBUFFERED 1
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000198#define CONFIG_SYS_VCXK_BASE CONFIG_SYS_CS2_BASE
Jens Scharsig772d9b02009-07-24 10:31:48 +0200199
200#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PORT MCFGPTB_GPTPORT
201#define CONFIG_SYS_VCXK_ACKNOWLEDGE_DDR MCFGPTB_GPTDDR
202#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PIN 0x0001
203
204#define CONFIG_SYS_VCXK_ENABLE_PORT MCFGPTB_GPTPORT
205#define CONFIG_SYS_VCXK_ENABLE_DDR MCFGPTB_GPTDDR
206#define CONFIG_SYS_VCXK_ENABLE_PIN 0x0002
207
208#define CONFIG_SYS_VCXK_REQUEST_PORT MCFGPTB_GPTPORT
209#define CONFIG_SYS_VCXK_REQUEST_DDR MCFGPTB_GPTDDR
210#define CONFIG_SYS_VCXK_REQUEST_PIN 0x0004
211
212#define CONFIG_SYS_VCXK_INVERT_PORT MCFGPIO_PORTE
213#define CONFIG_SYS_VCXK_INVERT_DDR MCFGPIO_DDRE
214#define CONFIG_SYS_VCXK_INVERT_PIN MCFGPIO_PORT2
Heiko Schocherac1956e2006-04-20 08:42:42 +0200215
Heiko Schocherac1956e2006-04-20 08:42:42 +0200216#endif /* _CONFIG_M5282EVB_H */
217/*---------------------------------------------------------------------*/