blob: f73946b935a4d3c41d775cd7383e99cc8eaf0921 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +02002/*
3 * WORK Microwave work_92105 board configuration file
4 *
5 * (C) Copyright 2014 DENX Software Engineering GmbH
6 * Written-by: Albert ARIBAUD <albert.aribaud@3adev.fr>
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +02007 */
8
9#ifndef __CONFIG_WORK_92105_H__
10#define __CONFIG_WORK_92105_H__
11
12/* SoC and board defines */
13#include <linux/sizes.h>
14#include <asm/arch/cpu.h>
15
16/*
17 * Define work_92105 machine type by hand -- done only for compatibility
18 * with original board code
19 */
Tom Rinic6e2db42017-01-25 20:42:38 -050020#define CONFIG_MACH_TYPE 736
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020021
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020022#if !defined(CONFIG_SPL_BUILD)
23#define CONFIG_SKIP_LOWLEVEL_INIT
24#endif
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020025
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020026/*
27 * Memory configurations
28 */
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020029#define CONFIG_SYS_MALLOC_LEN SZ_1M
30#define CONFIG_SYS_SDRAM_BASE EMC_DYCS0_BASE
31#define CONFIG_SYS_SDRAM_SIZE SZ_128M
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020032#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE + SZ_32K)
33#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - SZ_1M)
34
35#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_32K)
36
37#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_512K \
38 - GENERATED_GBL_DATA_SIZE)
39
40/*
41 * Serial Driver
42 */
43#define CONFIG_SYS_LPC32XX_UART 5 /* UART5 - NS16550 */
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020044
45/*
46 * Ethernet Driver
47 */
48
49#define CONFIG_PHY_SMSC
50#define CONFIG_LPC32XX_ETH
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020051#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020052/* FIXME: remove "Waiting for PHY auto negotiation to complete..." message */
53
54/*
55 * I2C driver
56 */
57
58#define CONFIG_SYS_I2C_LPC32XX
59#define CONFIG_SYS_I2C
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020060#define CONFIG_SYS_I2C_SPEED 350000
61
62/*
63 * I2C EEPROM
64 */
65
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020066#define CONFIG_SYS_I2C_EEPROM_ADDR 0x56
67#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
68
69/*
70 * I2C RTC
71 */
72
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020073#define CONFIG_RTC_DS1374
74
75/*
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020076 * U-Boot General Configurations
77 */
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020078#define CONFIG_SYS_CBSIZE 1024
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020079#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
80
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020081/*
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +020082 * NAND chip timings for FIXME: which one?
83 */
84
85#define CONFIG_LPC32XX_NAND_MLC_TCEA_DELAY 333333333
86#define CONFIG_LPC32XX_NAND_MLC_BUSY_DELAY 10000000
87#define CONFIG_LPC32XX_NAND_MLC_NAND_TA 18181818
88#define CONFIG_LPC32XX_NAND_MLC_RD_HIGH 31250000
89#define CONFIG_LPC32XX_NAND_MLC_RD_LOW 45454545
90#define CONFIG_LPC32XX_NAND_MLC_WR_HIGH 40000000
91#define CONFIG_LPC32XX_NAND_MLC_WR_LOW 83333333
92
93/*
94 * NAND
95 */
96
97/* driver configuration */
98#define CONFIG_SYS_NAND_SELF_INIT
99#define CONFIG_SYS_MAX_NAND_DEVICE 1
100#define CONFIG_SYS_MAX_NAND_CHIPS 1
101#define CONFIG_SYS_NAND_BASE MLC_NAND_BASE
102#define CONFIG_NAND_LPC32XX_MLC
103
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +0200104/*
105 * GPIO
106 */
107
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +0200108#define CONFIG_LPC32XX_GPIO
109
110/*
111 * SSP/SPI/DISPLAY
112 */
113
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +0200114#define CONFIG_LPC32XX_SSP_TIMEOUT 100000
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +0200115/*
116 * Environment
117 */
118
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +0200119/*
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +0200120 * Boot Linux
121 */
122#define CONFIG_CMDLINE_TAG
123#define CONFIG_SETUP_MEMORY_TAGS
124#define CONFIG_INITRD_TAG
125
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +0200126#define CONFIG_BOOTFILE "uImage"
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +0200127#define CONFIG_LOADADDR 0x80008000
128
129/*
130 * SPL
131 */
132
133/* SPL will be executed at offset 0 */
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +0200134/* SPL will use SRAM as stack */
135#define CONFIG_SPL_STACK 0x0000FFF8
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +0200136/* Use the framework and generic lib */
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +0200137/* SPL will use serial */
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +0200138/* SPL will load U-Boot from NAND offset 0x40000 */
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +0200139#define CONFIG_SPL_NAND_DRIVERS
140#define CONFIG_SPL_NAND_BASE
Albert ARIBAUD \(3ADEV\)ee69a392015-03-31 11:40:51 +0200141#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x00040000
142#define CONFIG_SPL_PAD_TO 0x20000
143/* U-Boot will be 0x40000 bytes, loaded and run at CONFIG_SYS_TEXT_BASE */
144#define CONFIG_SYS_MONITOR_LEN 0x40000 /* actually, MAX size */
145#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
146#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
147
148/*
149 * Include SoC specific configuration
150 */
151#include <asm/arch/config.h>
152
153#endif /* __CONFIG_WORK_92105_H__*/