blob: 9139d61dd0c683a75f74a954da1724057b51dc91 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Michael Trimarchi241f7512008-11-28 13:20:46 +01002/*-
3 * Copyright (c) 2007-2008, Juniper Networks, Inc.
michael0a326102008-12-10 17:55:19 +01004 * Copyright (c) 2008, Excito Elektronik i Skåne AB
Remy Böhmer33e87482008-12-13 22:51:58 +01005 * Copyright (c) 2008, Michael Trimarchi <trimarchimichael@yahoo.it>
6 *
Michael Trimarchi241f7512008-11-28 13:20:46 +01007 * All rights reserved.
Michael Trimarchi241f7512008-11-28 13:20:46 +01008 */
Michael Trimarchi241f7512008-11-28 13:20:46 +01009#include <common.h>
Simon Glass63334482019-11-14 12:57:39 -070010#include <cpu_func.h>
Simon Glassa194b252015-03-25 12:22:29 -060011#include <dm.h>
Patrick Georgie55fdac2013-03-06 14:08:31 +000012#include <errno.h>
Simon Glass0f2af882020-05-10 11:40:05 -060013#include <log.h>
michael0a326102008-12-10 17:55:19 +010014#include <asm/byteorder.h>
Simon Glass274e0b02020-05-10 11:39:56 -060015#include <asm/cache.h>
Lucas Stach835e11e2012-09-06 08:00:13 +020016#include <asm/unaligned.h>
Michael Trimarchi241f7512008-11-28 13:20:46 +010017#include <usb.h>
18#include <asm/io.h>
michael0a326102008-12-10 17:55:19 +010019#include <malloc.h>
Simon Glass2dd337a2015-09-02 17:24:58 -060020#include <memalign.h>
Stefan Roese86b34cf2010-11-26 15:43:28 +010021#include <watchdog.h>
Simon Glass9bc15642020-02-03 07:36:16 -070022#include <dm/device_compat.h>
Patrick Georgie55fdac2013-03-06 14:08:31 +000023#include <linux/compiler.h>
Simon Glassdbd79542020-05-10 11:40:11 -060024#include <linux/delay.h>
Jean-Christophe PLAGNIOL-VILLARD8f6bcf42009-04-03 12:46:58 +020025
26#include "ehci.h"
Michael Trimarchi241f7512008-11-28 13:20:46 +010027
Julius Werner5c1a1ad2013-09-24 10:53:07 -070028/*
29 * EHCI spec page 20 says that the HC may take up to 16 uFrames (= 4ms) to halt.
30 * Let's time out after 8 to have a little safety margin on top of that.
31 */
32#define HCHALT_TIMEOUT (8 * 1000)
33
Sven Schwermer8a3cb9f12018-11-21 08:43:56 +010034#if !CONFIG_IS_ENABLED(DM_USB)
Marek Vasutfd349a12013-07-10 03:16:31 +020035static struct ehci_ctrl ehcic[CONFIG_USB_MAX_CONTROLLER_COUNT];
Simon Glassa194b252015-03-25 12:22:29 -060036#endif
Tom Rini2cabcf72012-07-15 22:14:24 +000037
38#define ALIGN_END_ADDR(type, ptr, size) \
Rob Herringf14d54b2015-03-17 15:46:37 -050039 ((unsigned long)(ptr) + roundup((size) * sizeof(type), USB_DMA_MINALIGN))
Michael Trimarchi241f7512008-11-28 13:20:46 +010040
michael0a326102008-12-10 17:55:19 +010041static struct descriptor {
42 struct usb_hub_descriptor hub;
43 struct usb_device_descriptor device;
44 struct usb_linux_config_descriptor config;
45 struct usb_linux_interface_descriptor interface;
46 struct usb_endpoint_descriptor endpoint;
47} __attribute__ ((packed)) descriptor = {
48 {
49 0x8, /* bDescLength */
50 0x29, /* bDescriptorType: hub descriptor */
51 2, /* bNrPorts -- runtime modified */
52 0, /* wHubCharacteristics */
Vincent Palatin8277b502011-12-05 14:52:22 -080053 10, /* bPwrOn2PwrGood */
michael0a326102008-12-10 17:55:19 +010054 0, /* bHubCntrCurrent */
Bin Meng0d66b3a2017-07-19 21:50:00 +080055 { /* Device removable */
56 } /* at most 7 ports! XXX */
michael0a326102008-12-10 17:55:19 +010057 },
58 {
59 0x12, /* bLength */
60 1, /* bDescriptorType: UDESC_DEVICE */
Sergei Shtylyovfa30a272010-02-27 21:29:42 +030061 cpu_to_le16(0x0200), /* bcdUSB: v2.0 */
michael0a326102008-12-10 17:55:19 +010062 9, /* bDeviceClass: UDCLASS_HUB */
63 0, /* bDeviceSubClass: UDSUBCLASS_HUB */
64 1, /* bDeviceProtocol: UDPROTO_HSHUBSTT */
65 64, /* bMaxPacketSize: 64 bytes */
66 0x0000, /* idVendor */
67 0x0000, /* idProduct */
Sergei Shtylyovfa30a272010-02-27 21:29:42 +030068 cpu_to_le16(0x0100), /* bcdDevice */
michael0a326102008-12-10 17:55:19 +010069 1, /* iManufacturer */
70 2, /* iProduct */
71 0, /* iSerialNumber */
72 1 /* bNumConfigurations: 1 */
73 },
74 {
75 0x9,
76 2, /* bDescriptorType: UDESC_CONFIG */
77 cpu_to_le16(0x19),
78 1, /* bNumInterface */
79 1, /* bConfigurationValue */
80 0, /* iConfiguration */
81 0x40, /* bmAttributes: UC_SELF_POWER */
82 0 /* bMaxPower */
83 },
84 {
85 0x9, /* bLength */
86 4, /* bDescriptorType: UDESC_INTERFACE */
87 0, /* bInterfaceNumber */
88 0, /* bAlternateSetting */
89 1, /* bNumEndpoints */
90 9, /* bInterfaceClass: UICLASS_HUB */
91 0, /* bInterfaceSubClass: UISUBCLASS_HUB */
92 0, /* bInterfaceProtocol: UIPROTO_HSHUBSTT */
93 0 /* iInterface */
94 },
95 {
96 0x7, /* bLength */
97 5, /* bDescriptorType: UDESC_ENDPOINT */
98 0x81, /* bEndpointAddress:
99 * UE_DIR_IN | EHCI_INTR_ENDPT
100 */
101 3, /* bmAttributes: UE_INTERRUPT */
Tom Rix83b9e1d2009-10-31 12:37:38 -0500102 8, /* wMaxPacketSize */
michael0a326102008-12-10 17:55:19 +0100103 255 /* bInterval */
104 },
Michael Trimarchi241f7512008-11-28 13:20:46 +0100105};
106
Marek Behún372154d2021-10-09 15:27:32 +0200107#if defined(CONFIG_USB_EHCI_IS_TDI)
Remy Böhmer33e87482008-12-13 22:51:58 +0100108#define ehci_is_TDI() (1)
109#else
110#define ehci_is_TDI() (0)
111#endif
112
Simon Glasscb7cf602015-03-25 12:22:25 -0600113static struct ehci_ctrl *ehci_get_ctrl(struct usb_device *udev)
114{
Sven Schwermer8a3cb9f12018-11-21 08:43:56 +0100115#if CONFIG_IS_ENABLED(DM_USB)
Hans de Goede6be39d12015-05-05 11:54:33 +0200116 return dev_get_priv(usb_get_bus(udev->dev));
Simon Glassa194b252015-03-25 12:22:29 -0600117#else
Simon Glasscb7cf602015-03-25 12:22:25 -0600118 return udev->controller;
Simon Glassa194b252015-03-25 12:22:29 -0600119#endif
Simon Glasscb7cf602015-03-25 12:22:25 -0600120}
121
Simon Glassdc9f3ed2015-03-25 12:22:27 -0600122static int ehci_get_port_speed(struct ehci_ctrl *ctrl, uint32_t reg)
Jim Lin54f3dfe2013-03-27 00:52:32 +0000123{
124 return PORTSC_PSPD(reg);
125}
126
Simon Glassdc9f3ed2015-03-25 12:22:27 -0600127static void ehci_set_usbmode(struct ehci_ctrl *ctrl)
Jim Lin54f3dfe2013-03-27 00:52:32 +0000128{
129 uint32_t tmp;
130 uint32_t *reg_ptr;
131
Simon Glass2d387ab2015-03-25 12:22:23 -0600132 reg_ptr = (uint32_t *)((u8 *)&ctrl->hcor->or_usbcmd + USBMODE);
Jim Lin54f3dfe2013-03-27 00:52:32 +0000133 tmp = ehci_readl(reg_ptr);
134 tmp |= USBMODE_CM_HC;
135#if defined(CONFIG_EHCI_MMIO_BIG_ENDIAN)
136 tmp |= USBMODE_BE;
Marek Vasutd9fa0482016-01-23 21:04:46 +0100137#else
138 tmp &= ~USBMODE_BE;
Jim Lin54f3dfe2013-03-27 00:52:32 +0000139#endif
140 ehci_writel(reg_ptr, tmp);
141}
142
Simon Glassdc9f3ed2015-03-25 12:22:27 -0600143static void ehci_powerup_fixup(struct ehci_ctrl *ctrl, uint32_t *status_reg,
Simon Glasscc0dc6b2015-03-25 12:22:21 -0600144 uint32_t *reg)
Marek Vasut09734772011-07-11 02:37:01 +0200145{
146 mdelay(50);
147}
148
Simon Glassdc9f3ed2015-03-25 12:22:27 -0600149static uint32_t *ehci_get_portsc_register(struct ehci_ctrl *ctrl, int port)
Simon Glass0bec1282015-03-25 12:22:17 -0600150{
Bin Mengc6336ee2017-07-19 21:50:05 +0800151 int max_ports = HCS_N_PORTS(ehci_readl(&ctrl->hccr->cr_hcsparams));
152
153 if (port < 0 || port >= max_ports) {
Simon Glass0bec1282015-03-25 12:22:17 -0600154 /* Printing the message would cause a scan failure! */
Bin Mengc6336ee2017-07-19 21:50:05 +0800155 debug("The request port(%u) exceeds maximum port number\n",
156 port);
Simon Glass0bec1282015-03-25 12:22:17 -0600157 return NULL;
158 }
159
Simon Glassdfbf1862015-03-25 12:22:24 -0600160 return (uint32_t *)&ctrl->hcor->or_portsc[port];
Simon Glass0bec1282015-03-25 12:22:17 -0600161}
162
Michael Trimarchi6d4b91c2008-12-31 10:33:22 +0100163static int handshake(uint32_t *ptr, uint32_t mask, uint32_t done, int usec)
michael0a326102008-12-10 17:55:19 +0100164{
michael0bf2a032008-12-11 13:43:55 +0100165 uint32_t result;
166 do {
167 result = ehci_readl(ptr);
Wolfgang Denkcdc5a7a2010-10-22 14:23:00 +0200168 udelay(5);
michael0bf2a032008-12-11 13:43:55 +0100169 if (result == ~(uint32_t)0)
170 return -1;
171 result &= mask;
172 if (result == done)
173 return 0;
Michael Trimarchi6d4b91c2008-12-31 10:33:22 +0100174 usec--;
175 } while (usec > 0);
michael0bf2a032008-12-11 13:43:55 +0100176 return -1;
177}
178
Simon Glass302696b2015-03-25 12:22:28 -0600179static int ehci_reset(struct ehci_ctrl *ctrl)
michael0bf2a032008-12-11 13:43:55 +0100180{
181 uint32_t cmd;
michael0bf2a032008-12-11 13:43:55 +0100182 int ret = 0;
183
Simon Glass302696b2015-03-25 12:22:28 -0600184 cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
Stefan Roese745af442010-11-26 15:44:00 +0100185 cmd = (cmd & ~CMD_RUN) | CMD_RESET;
Simon Glass302696b2015-03-25 12:22:28 -0600186 ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
187 ret = handshake((uint32_t *)&ctrl->hcor->or_usbcmd,
Lucas Stach3494a4c2012-09-26 00:14:35 +0200188 CMD_RESET, 0, 250 * 1000);
michael0bf2a032008-12-11 13:43:55 +0100189 if (ret < 0) {
190 printf("EHCI fail to reset\n");
191 goto out;
192 }
193
Jim Lin54f3dfe2013-03-27 00:52:32 +0000194 if (ehci_is_TDI())
Simon Glass302696b2015-03-25 12:22:28 -0600195 ctrl->ops.set_usb_mode(ctrl);
Simon Glass5978cdb2012-02-27 10:52:47 +0000196
197#ifdef CONFIG_USB_EHCI_TXFIFO_THRESH
Simon Glass302696b2015-03-25 12:22:28 -0600198 cmd = ehci_readl(&ctrl->hcor->or_txfilltuning);
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200199 cmd &= ~TXFIFO_THRESH_MASK;
Simon Glass5978cdb2012-02-27 10:52:47 +0000200 cmd |= TXFIFO_THRESH(CONFIG_USB_EHCI_TXFIFO_THRESH);
Simon Glass302696b2015-03-25 12:22:28 -0600201 ehci_writel(&ctrl->hcor->or_txfilltuning, cmd);
Simon Glass5978cdb2012-02-27 10:52:47 +0000202#endif
michael0bf2a032008-12-11 13:43:55 +0100203out:
204 return ret;
michael0a326102008-12-10 17:55:19 +0100205}
Michael Trimarchi241f7512008-11-28 13:20:46 +0100206
Julius Werner5c1a1ad2013-09-24 10:53:07 -0700207static int ehci_shutdown(struct ehci_ctrl *ctrl)
208{
209 int i, ret = 0;
210 uint32_t cmd, reg;
Bin Mengc6336ee2017-07-19 21:50:05 +0800211 int max_ports = HCS_N_PORTS(ehci_readl(&ctrl->hccr->cr_hcsparams));
Julius Werner5c1a1ad2013-09-24 10:53:07 -0700212
213 cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
Peng Fanba397ba2016-06-15 13:15:46 +0800214 /* If not run, directly return */
215 if (!(cmd & CMD_RUN))
216 return 0;
Julius Werner5c1a1ad2013-09-24 10:53:07 -0700217 cmd &= ~(CMD_PSE | CMD_ASE);
218 ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
219 ret = handshake(&ctrl->hcor->or_usbsts, STS_ASS | STS_PSS, 0,
220 100 * 1000);
221
222 if (!ret) {
Bin Mengc6336ee2017-07-19 21:50:05 +0800223 for (i = 0; i < max_ports; i++) {
Julius Werner5c1a1ad2013-09-24 10:53:07 -0700224 reg = ehci_readl(&ctrl->hcor->or_portsc[i]);
225 reg |= EHCI_PS_SUSP;
226 ehci_writel(&ctrl->hcor->or_portsc[i], reg);
227 }
228
229 cmd &= ~CMD_RUN;
230 ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
231 ret = handshake(&ctrl->hcor->or_usbsts, STS_HALT, STS_HALT,
232 HCHALT_TIMEOUT);
233 }
234
235 if (ret)
236 puts("EHCI failed to shut down host controller.\n");
237
238 return ret;
239}
240
Michael Trimarchi241f7512008-11-28 13:20:46 +0100241static int ehci_td_buffer(struct qTD *td, void *buf, size_t sz)
242{
Marek Vasutff24dc32012-04-09 04:07:46 +0200243 uint32_t delta, next;
Marek Vasutcadf42c2016-02-26 19:23:27 +0100244 unsigned long addr = (unsigned long)buf;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100245 int idx;
246
Ilya Yanokfb113712012-07-15 04:43:49 +0000247 if (addr != ALIGN(addr, ARCH_DMA_MINALIGN))
Marek Vasutff24dc32012-04-09 04:07:46 +0200248 debug("EHCI-HCD: Misaligned buffer address (%p)\n", buf);
249
Ilya Yanokfb113712012-07-15 04:43:49 +0000250 flush_dcache_range(addr, ALIGN(addr + sz, ARCH_DMA_MINALIGN));
251
Michael Trimarchi241f7512008-11-28 13:20:46 +0100252 idx = 0;
Benoît Thébaudeaue68f48a2012-07-19 22:16:38 +0200253 while (idx < QT_BUFFER_CNT) {
Marek Vasutdf0b6242016-01-23 21:04:46 +0100254 td->qt_buffer[idx] = cpu_to_hc32(virt_to_phys((void *)addr));
Wolfgang Denkebb829f2010-10-19 16:13:15 +0200255 td->qt_buffer_hi[idx] = 0;
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200256 next = (addr + EHCI_PAGE_SIZE) & ~(EHCI_PAGE_SIZE - 1);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100257 delta = next - addr;
258 if (delta >= sz)
259 break;
260 sz -= delta;
261 addr = next;
262 idx++;
263 }
264
Benoît Thébaudeaue68f48a2012-07-19 22:16:38 +0200265 if (idx == QT_BUFFER_CNT) {
Rob Herringf14d54b2015-03-17 15:46:37 -0500266 printf("out of buffer pointers (%zu bytes left)\n", sz);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100267 return -1;
268 }
269
270 return 0;
271}
272
Ilya Yanoka1cf10f2012-11-06 13:48:20 +0000273static inline u8 ehci_encode_speed(enum usb_device_speed speed)
274{
275 #define QH_HIGH_SPEED 2
276 #define QH_FULL_SPEED 0
277 #define QH_LOW_SPEED 1
278 if (speed == USB_SPEED_HIGH)
279 return QH_HIGH_SPEED;
280 if (speed == USB_SPEED_LOW)
281 return QH_LOW_SPEED;
282 return QH_FULL_SPEED;
283}
284
Simon Glassa194b252015-03-25 12:22:29 -0600285static void ehci_update_endpt2_dev_n_port(struct usb_device *udev,
Hans de Goededa166772014-09-20 16:51:22 +0200286 struct QH *qh)
287{
Stefan Brünsa0105682015-12-22 01:21:03 +0100288 uint8_t portnr = 0;
289 uint8_t hubaddr = 0;
Hans de Goededa166772014-09-20 16:51:22 +0200290
Simon Glassa194b252015-03-25 12:22:29 -0600291 if (udev->speed != USB_SPEED_LOW && udev->speed != USB_SPEED_FULL)
Hans de Goededa166772014-09-20 16:51:22 +0200292 return;
293
Stefan Brünsa0105682015-12-22 01:21:03 +0100294 usb_find_usb2_hub_address_port(udev, &hubaddr, &portnr);
Hans de Goededa166772014-09-20 16:51:22 +0200295
Stefan Brünsa0105682015-12-22 01:21:03 +0100296 qh->qh_endpt2 |= cpu_to_hc32(QH_ENDPT2_PORTNUM(portnr) |
297 QH_ENDPT2_HUBADDR(hubaddr));
Hans de Goededa166772014-09-20 16:51:22 +0200298}
299
Marek Vasut118a9032020-04-06 14:29:44 +0200300static int ehci_enable_async(struct ehci_ctrl *ctrl)
301{
302 u32 cmd;
303 int ret;
304
305 /* Enable async. schedule. */
306 cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
307 if (cmd & CMD_ASE)
308 return 0;
309
310 cmd |= CMD_ASE;
311 ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
312
313 ret = handshake((uint32_t *)&ctrl->hcor->or_usbsts, STS_ASS, STS_ASS,
314 100 * 1000);
315 if (ret < 0)
316 printf("EHCI fail timeout STS_ASS set\n");
317
318 return ret;
319}
320
321static int ehci_disable_async(struct ehci_ctrl *ctrl)
322{
323 u32 cmd;
324 int ret;
325
326 if (ctrl->async_locked)
327 return 0;
328
329 /* Disable async schedule. */
330 cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
331 if (!(cmd & CMD_ASE))
332 return 0;
333
334 cmd &= ~CMD_ASE;
335 ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
336
337 ret = handshake((uint32_t *)&ctrl->hcor->or_usbsts, STS_ASS, 0,
338 100 * 1000);
339 if (ret < 0)
340 printf("EHCI fail timeout STS_ASS reset\n");
341
342 return ret;
343}
344
Ye Li09f27272021-03-08 19:26:57 -0800345static int ehci_iaa_cycle(struct ehci_ctrl *ctrl)
346{
347 u32 cmd, status;
348 int ret;
349
350 /* Enable Interrupt on Async Advance Doorbell. */
351 cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
352 cmd |= CMD_IAAD;
353 ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
354
355 ret = handshake(&ctrl->hcor->or_usbsts, STS_IAA, STS_IAA,
356 10 * 1000); /* 10ms timeout */
357 if (ret < 0)
358 printf("EHCI fail timeout STS_IAA set\n");
359
360 status = ehci_readl(&ctrl->hcor->or_usbsts);
361 if (status & STS_IAA)
362 ehci_writel(&ctrl->hcor->or_usbsts, STS_IAA);
363
364 return ret;
365}
366
Michael Trimarchi241f7512008-11-28 13:20:46 +0100367static int
368ehci_submit_async(struct usb_device *dev, unsigned long pipe, void *buffer,
369 int length, struct devrequest *req)
370{
Tom Rini2cabcf72012-07-15 22:14:24 +0000371 ALLOC_ALIGN_BUFFER(struct QH, qh, 1, USB_DMA_MINALIGN);
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200372 struct qTD *qtd;
373 int qtd_count = 0;
Marek Vasut4f668312012-04-08 23:32:05 +0200374 int qtd_counter = 0;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100375 volatile struct qTD *vtd;
376 unsigned long ts;
377 uint32_t *tdp;
Marek Vasut569c2a52019-10-06 16:13:38 +0200378 uint32_t endpt, maxpacket, token, usbsts, qhtoken;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100379 uint32_t c, toggle;
Simon Glassfd7f5132011-02-07 14:42:16 -0800380 int timeout;
Michael Trimarchi6d4b91c2008-12-31 10:33:22 +0100381 int ret = 0;
Simon Glasscb7cf602015-03-25 12:22:25 -0600382 struct ehci_ctrl *ctrl = ehci_get_ctrl(dev);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100383
michael0a326102008-12-10 17:55:19 +0100384 debug("dev=%p, pipe=%lx, buffer=%p, length=%d, req=%p\n", dev, pipe,
Michael Trimarchi241f7512008-11-28 13:20:46 +0100385 buffer, length, req);
386 if (req != NULL)
michael0a326102008-12-10 17:55:19 +0100387 debug("req=%u (%#x), type=%u (%#x), value=%u (%#x), index=%u\n",
Michael Trimarchi241f7512008-11-28 13:20:46 +0100388 req->request, req->request,
389 req->requesttype, req->requesttype,
390 le16_to_cpu(req->value), le16_to_cpu(req->value),
michael0a326102008-12-10 17:55:19 +0100391 le16_to_cpu(req->index));
Michael Trimarchi241f7512008-11-28 13:20:46 +0100392
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200393#define PKT_ALIGN 512
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200394 /*
395 * The USB transfer is split into qTD transfers. Eeach qTD transfer is
396 * described by a transfer descriptor (the qTD). The qTDs form a linked
397 * list with a queue head (QH).
398 *
399 * Each qTD transfer starts with a new USB packet, i.e. a packet cannot
400 * have its beginning in a qTD transfer and its end in the following
401 * one, so the qTD transfer lengths have to be chosen accordingly.
402 *
403 * Each qTD transfer uses up to QT_BUFFER_CNT data buffers, mapped to
404 * single pages. The first data buffer can start at any offset within a
405 * page (not considering the cache-line alignment issues), while the
406 * following buffers must be page-aligned. There is no alignment
407 * constraint on the size of a qTD transfer.
408 */
409 if (req != NULL)
410 /* 1 qTD will be needed for SETUP, and 1 for ACK. */
411 qtd_count += 1 + 1;
412 if (length > 0 || req == NULL) {
413 /*
414 * Determine the qTD transfer size that will be used for the
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200415 * data payload (not considering the first qTD transfer, which
416 * may be longer or shorter, and the final one, which may be
417 * shorter).
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200418 *
419 * In order to keep each packet within a qTD transfer, the qTD
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200420 * transfer size is aligned to PKT_ALIGN, which is a multiple of
421 * wMaxPacketSize (except in some cases for interrupt transfers,
422 * see comment in submit_int_msg()).
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200423 *
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200424 * By default, i.e. if the input buffer is aligned to PKT_ALIGN,
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200425 * QT_BUFFER_CNT full pages will be used.
426 */
427 int xfr_sz = QT_BUFFER_CNT;
428 /*
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200429 * However, if the input buffer is not aligned to PKT_ALIGN, the
430 * qTD transfer size will be one page shorter, and the first qTD
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200431 * data buffer of each transfer will be page-unaligned.
432 */
Rob Herringf14d54b2015-03-17 15:46:37 -0500433 if ((unsigned long)buffer & (PKT_ALIGN - 1))
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200434 xfr_sz--;
435 /* Convert the qTD transfer size to bytes. */
436 xfr_sz *= EHCI_PAGE_SIZE;
437 /*
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200438 * Approximate by excess the number of qTDs that will be
439 * required for the data payload. The exact formula is way more
440 * complicated and saves at most 2 qTDs, i.e. a total of 128
441 * bytes.
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200442 */
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200443 qtd_count += 2 + length / xfr_sz;
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200444 }
445/*
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200446 * Threshold value based on the worst-case total size of the allocated qTDs for
447 * a mass-storage transfer of 65535 blocks of 512 bytes.
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200448 */
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200449#if CONFIG_SYS_MALLOC_LEN <= 64 + 128 * 1024
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200450#warning CONFIG_SYS_MALLOC_LEN may be too small for EHCI
451#endif
452 qtd = memalign(USB_DMA_MINALIGN, qtd_count * sizeof(struct qTD));
453 if (qtd == NULL) {
454 printf("unable to allocate TDs\n");
455 return -1;
456 }
457
Tom Rini2cabcf72012-07-15 22:14:24 +0000458 memset(qh, 0, sizeof(struct QH));
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200459 memset(qtd, 0, qtd_count * sizeof(*qtd));
Marek Vasut4f668312012-04-08 23:32:05 +0200460
Marek Vasutff24dc32012-04-09 04:07:46 +0200461 toggle = usb_gettoggle(dev, usb_pipeendpoint(pipe), usb_pipeout(pipe));
462
Marek Vasut285c8b32012-04-09 04:13:00 +0200463 /*
464 * Setup QH (3.6 in ehci-r10.pdf)
465 *
466 * qh_link ................. 03-00 H
467 * qh_endpt1 ............... 07-04 H
468 * qh_endpt2 ............... 0B-08 H
469 * - qh_curtd
470 * qh_overlay.qt_next ...... 13-10 H
471 * - qh_overlay.qt_altnext
472 */
Marek Vasutdf0b6242016-01-23 21:04:46 +0100473 qh->qh_link = cpu_to_hc32(virt_to_phys(&ctrl->qh_list) | QH_LINK_TYPE_QH);
Ilya Yanoka1cf10f2012-11-06 13:48:20 +0000474 c = (dev->speed != USB_SPEED_HIGH) && !usb_pipeendpoint(pipe);
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200475 maxpacket = usb_maxpacket(dev, pipe);
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200476 endpt = QH_ENDPT1_RL(8) | QH_ENDPT1_C(c) |
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200477 QH_ENDPT1_MAXPKTLEN(maxpacket) | QH_ENDPT1_H(0) |
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200478 QH_ENDPT1_DTC(QH_ENDPT1_DTC_DT_FROM_QTD) |
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200479 QH_ENDPT1_ENDPT(usb_pipeendpoint(pipe)) | QH_ENDPT1_I(0) |
480 QH_ENDPT1_DEVADDR(usb_pipedevice(pipe));
Chris Packham434f0582018-10-04 20:03:53 +1300481
482 /* Force FS for fsl HS quirk */
483 if (!ctrl->has_fsl_erratum_a005275)
484 endpt |= QH_ENDPT1_EPS(ehci_encode_speed(dev->speed));
485 else
486 endpt |= QH_ENDPT1_EPS(ehci_encode_speed(QH_FULL_SPEED));
487
Tom Rini2cabcf72012-07-15 22:14:24 +0000488 qh->qh_endpt1 = cpu_to_hc32(endpt);
Hans de Goededa166772014-09-20 16:51:22 +0200489 endpt = QH_ENDPT2_MULT(1) | QH_ENDPT2_UFCMASK(0) | QH_ENDPT2_UFSMASK(0);
Tom Rini2cabcf72012-07-15 22:14:24 +0000490 qh->qh_endpt2 = cpu_to_hc32(endpt);
Hans de Goededa166772014-09-20 16:51:22 +0200491 ehci_update_endpt2_dev_n_port(dev, qh);
Tom Rini2cabcf72012-07-15 22:14:24 +0000492 qh->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
Stephen Warren1907e5a2014-02-07 09:53:50 -0700493 qh->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100494
Tom Rini2cabcf72012-07-15 22:14:24 +0000495 tdp = &qh->qh_overlay.qt_next;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100496 if (req != NULL) {
Marek Vasut285c8b32012-04-09 04:13:00 +0200497 /*
498 * Setup request qTD (3.5 in ehci-r10.pdf)
499 *
500 * qt_next ................ 03-00 H
501 * qt_altnext ............. 07-04 H
502 * qt_token ............... 0B-08 H
503 *
504 * [ buffer, buffer_hi ] loaded with "req".
505 */
Marek Vasut4f668312012-04-08 23:32:05 +0200506 qtd[qtd_counter].qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
507 qtd[qtd_counter].qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200508 token = QT_TOKEN_DT(0) | QT_TOKEN_TOTALBYTES(sizeof(*req)) |
509 QT_TOKEN_IOC(0) | QT_TOKEN_CPAGE(0) | QT_TOKEN_CERR(3) |
510 QT_TOKEN_PID(QT_TOKEN_PID_SETUP) |
511 QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE);
Marek Vasut4f668312012-04-08 23:32:05 +0200512 qtd[qtd_counter].qt_token = cpu_to_hc32(token);
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200513 if (ehci_td_buffer(&qtd[qtd_counter], req, sizeof(*req))) {
514 printf("unable to construct SETUP TD\n");
Michael Trimarchi241f7512008-11-28 13:20:46 +0100515 goto fail;
516 }
Marek Vasut285c8b32012-04-09 04:13:00 +0200517 /* Update previous qTD! */
Marek Vasutdf0b6242016-01-23 21:04:46 +0100518 *tdp = cpu_to_hc32(virt_to_phys(&qtd[qtd_counter]));
Marek Vasut4f668312012-04-08 23:32:05 +0200519 tdp = &qtd[qtd_counter++].qt_next;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100520 toggle = 1;
521 }
522
523 if (length > 0 || req == NULL) {
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200524 uint8_t *buf_ptr = buffer;
525 int left_length = length;
526
527 do {
528 /*
529 * Determine the size of this qTD transfer. By default,
530 * QT_BUFFER_CNT full pages can be used.
531 */
532 int xfr_bytes = QT_BUFFER_CNT * EHCI_PAGE_SIZE;
533 /*
534 * However, if the input buffer is not page-aligned, the
535 * portion of the first page before the buffer start
536 * offset within that page is unusable.
537 */
Rob Herringf14d54b2015-03-17 15:46:37 -0500538 xfr_bytes -= (unsigned long)buf_ptr & (EHCI_PAGE_SIZE - 1);
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200539 /*
540 * In order to keep each packet within a qTD transfer,
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200541 * align the qTD transfer size to PKT_ALIGN.
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200542 */
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200543 xfr_bytes &= ~(PKT_ALIGN - 1);
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200544 /*
545 * This transfer may be shorter than the available qTD
546 * transfer size that has just been computed.
547 */
548 xfr_bytes = min(xfr_bytes, left_length);
549
550 /*
551 * Setup request qTD (3.5 in ehci-r10.pdf)
552 *
553 * qt_next ................ 03-00 H
554 * qt_altnext ............. 07-04 H
555 * qt_token ............... 0B-08 H
556 *
557 * [ buffer, buffer_hi ] loaded with "buffer".
558 */
559 qtd[qtd_counter].qt_next =
560 cpu_to_hc32(QT_NEXT_TERMINATE);
561 qtd[qtd_counter].qt_altnext =
562 cpu_to_hc32(QT_NEXT_TERMINATE);
563 token = QT_TOKEN_DT(toggle) |
564 QT_TOKEN_TOTALBYTES(xfr_bytes) |
565 QT_TOKEN_IOC(req == NULL) | QT_TOKEN_CPAGE(0) |
566 QT_TOKEN_CERR(3) |
567 QT_TOKEN_PID(usb_pipein(pipe) ?
568 QT_TOKEN_PID_IN : QT_TOKEN_PID_OUT) |
569 QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE);
570 qtd[qtd_counter].qt_token = cpu_to_hc32(token);
571 if (ehci_td_buffer(&qtd[qtd_counter], buf_ptr,
572 xfr_bytes)) {
573 printf("unable to construct DATA TD\n");
574 goto fail;
575 }
576 /* Update previous qTD! */
Marek Vasutdf0b6242016-01-23 21:04:46 +0100577 *tdp = cpu_to_hc32(virt_to_phys(&qtd[qtd_counter]));
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200578 tdp = &qtd[qtd_counter++].qt_next;
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200579 /*
580 * Data toggle has to be adjusted since the qTD transfer
581 * size is not always an even multiple of
582 * wMaxPacketSize.
583 */
584 if ((xfr_bytes / maxpacket) & 1)
585 toggle ^= 1;
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200586 buf_ptr += xfr_bytes;
587 left_length -= xfr_bytes;
588 } while (left_length > 0);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100589 }
590
591 if (req != NULL) {
Marek Vasut285c8b32012-04-09 04:13:00 +0200592 /*
593 * Setup request qTD (3.5 in ehci-r10.pdf)
594 *
595 * qt_next ................ 03-00 H
596 * qt_altnext ............. 07-04 H
597 * qt_token ............... 0B-08 H
598 */
Marek Vasut4f668312012-04-08 23:32:05 +0200599 qtd[qtd_counter].qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
600 qtd[qtd_counter].qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
Benoît Thébaudeau4e23df12012-08-10 18:27:23 +0200601 token = QT_TOKEN_DT(1) | QT_TOKEN_TOTALBYTES(0) |
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200602 QT_TOKEN_IOC(1) | QT_TOKEN_CPAGE(0) | QT_TOKEN_CERR(3) |
603 QT_TOKEN_PID(usb_pipein(pipe) ?
604 QT_TOKEN_PID_OUT : QT_TOKEN_PID_IN) |
605 QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE);
Marek Vasut4f668312012-04-08 23:32:05 +0200606 qtd[qtd_counter].qt_token = cpu_to_hc32(token);
Marek Vasut285c8b32012-04-09 04:13:00 +0200607 /* Update previous qTD! */
Marek Vasutdf0b6242016-01-23 21:04:46 +0100608 *tdp = cpu_to_hc32(virt_to_phys(&qtd[qtd_counter]));
Marek Vasut4f668312012-04-08 23:32:05 +0200609 tdp = &qtd[qtd_counter++].qt_next;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100610 }
611
Marek Vasutdf0b6242016-01-23 21:04:46 +0100612 ctrl->qh_list.qh_link = cpu_to_hc32(virt_to_phys(qh) | QH_LINK_TYPE_QH);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100613
Stefan Roese25983c12009-01-21 17:12:19 +0100614 /* Flush dcache */
Rob Herringf14d54b2015-03-17 15:46:37 -0500615 flush_dcache_range((unsigned long)&ctrl->qh_list,
Lucas Stach3494a4c2012-09-26 00:14:35 +0200616 ALIGN_END_ADDR(struct QH, &ctrl->qh_list, 1));
Rob Herringf14d54b2015-03-17 15:46:37 -0500617 flush_dcache_range((unsigned long)qh, ALIGN_END_ADDR(struct QH, qh, 1));
618 flush_dcache_range((unsigned long)qtd,
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200619 ALIGN_END_ADDR(struct qTD, qtd, qtd_count));
Stefan Roese25983c12009-01-21 17:12:19 +0100620
Lucas Stach3494a4c2012-09-26 00:14:35 +0200621 usbsts = ehci_readl(&ctrl->hcor->or_usbsts);
622 ehci_writel(&ctrl->hcor->or_usbsts, (usbsts & 0x3f));
Michael Trimarchi241f7512008-11-28 13:20:46 +0100623
Marek Vasut118a9032020-04-06 14:29:44 +0200624 ret = ehci_enable_async(ctrl);
625 if (ret)
626 goto fail;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100627
628 /* Wait for TDs to be processed. */
629 ts = get_timer(0);
Marek Vasut4f668312012-04-08 23:32:05 +0200630 vtd = &qtd[qtd_counter - 1];
Simon Glassfd7f5132011-02-07 14:42:16 -0800631 timeout = USB_TIMEOUT_MS(pipe);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100632 do {
Stefan Roese25983c12009-01-21 17:12:19 +0100633 /* Invalidate dcache */
Rob Herringf14d54b2015-03-17 15:46:37 -0500634 invalidate_dcache_range((unsigned long)&ctrl->qh_list,
Lucas Stach3494a4c2012-09-26 00:14:35 +0200635 ALIGN_END_ADDR(struct QH, &ctrl->qh_list, 1));
Rob Herringf14d54b2015-03-17 15:46:37 -0500636 invalidate_dcache_range((unsigned long)qh,
Tom Rini2cabcf72012-07-15 22:14:24 +0000637 ALIGN_END_ADDR(struct QH, qh, 1));
Rob Herringf14d54b2015-03-17 15:46:37 -0500638 invalidate_dcache_range((unsigned long)qtd,
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200639 ALIGN_END_ADDR(struct qTD, qtd, qtd_count));
Marek Vasutff24dc32012-04-09 04:07:46 +0200640
michael0a326102008-12-10 17:55:19 +0100641 token = hc32_to_cpu(vtd->qt_token);
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200642 if (!(QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE))
Michael Trimarchi241f7512008-11-28 13:20:46 +0100643 break;
Stefan Roese80877fa2022-09-02 14:10:46 +0200644 schedule();
Simon Glassfd7f5132011-02-07 14:42:16 -0800645 } while (get_timer(ts) < timeout);
Marek Vasut569c2a52019-10-06 16:13:38 +0200646 qhtoken = hc32_to_cpu(qh->qh_overlay.qt_token);
647
648 ctrl->qh_list.qh_link = cpu_to_hc32(virt_to_phys(&ctrl->qh_list) | QH_LINK_TYPE_QH);
649 flush_dcache_range((unsigned long)&ctrl->qh_list,
650 ALIGN_END_ADDR(struct QH, &ctrl->qh_list, 1));
Simon Glassfd7f5132011-02-07 14:42:16 -0800651
Ye Li09f27272021-03-08 19:26:57 -0800652 /* Set IAAD, poll IAA */
653 ret = ehci_iaa_cycle(ctrl);
654 if (ret)
655 goto fail;
656
Ilya Yanokfb113712012-07-15 04:43:49 +0000657 /*
658 * Invalidate the memory area occupied by buffer
659 * Don't try to fix the buffer alignment, if it isn't properly
660 * aligned it's upper layer's fault so let invalidate_dcache_range()
661 * vow about it. But we have to fix the length as it's actual
662 * transfer length and can be unaligned. This is potentially
663 * dangerous operation, it's responsibility of the calling
664 * code to make sure enough space is reserved.
665 */
Dirk Behme78c73562017-11-17 15:28:36 +0100666 if (buffer != NULL && length > 0)
667 invalidate_dcache_range((unsigned long)buffer,
668 ALIGN((unsigned long)buffer + length, ARCH_DMA_MINALIGN));
Marek Vasutff24dc32012-04-09 04:07:46 +0200669
Simon Glassfd7f5132011-02-07 14:42:16 -0800670 /* Check that the TD processing happened */
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200671 if (QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE)
Simon Glassfd7f5132011-02-07 14:42:16 -0800672 printf("EHCI timed out on TD - token=%#x\n", token);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100673
Marek Vasut118a9032020-04-06 14:29:44 +0200674 ret = ehci_disable_async(ctrl);
675 if (ret)
676 goto fail;
677
Marek Vasut569c2a52019-10-06 16:13:38 +0200678 if (!(QT_TOKEN_GET_STATUS(qhtoken) & QT_TOKEN_STATUS_ACTIVE)) {
679 debug("TOKEN=%#x\n", qhtoken);
680 switch (QT_TOKEN_GET_STATUS(qhtoken) &
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200681 ~(QT_TOKEN_STATUS_SPLITXSTATE | QT_TOKEN_STATUS_PERR)) {
Michael Trimarchi241f7512008-11-28 13:20:46 +0100682 case 0:
Marek Vasut569c2a52019-10-06 16:13:38 +0200683 toggle = QT_TOKEN_GET_DT(qhtoken);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100684 usb_settoggle(dev, usb_pipeendpoint(pipe),
685 usb_pipeout(pipe), toggle);
686 dev->status = 0;
687 break;
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200688 case QT_TOKEN_STATUS_HALTED:
Michael Trimarchi241f7512008-11-28 13:20:46 +0100689 dev->status = USB_ST_STALLED;
690 break;
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200691 case QT_TOKEN_STATUS_ACTIVE | QT_TOKEN_STATUS_DATBUFERR:
692 case QT_TOKEN_STATUS_DATBUFERR:
Michael Trimarchi241f7512008-11-28 13:20:46 +0100693 dev->status = USB_ST_BUF_ERR;
694 break;
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200695 case QT_TOKEN_STATUS_HALTED | QT_TOKEN_STATUS_BABBLEDET:
696 case QT_TOKEN_STATUS_BABBLEDET:
Michael Trimarchi241f7512008-11-28 13:20:46 +0100697 dev->status = USB_ST_BABBLE_DET;
698 break;
699 default:
700 dev->status = USB_ST_CRC_ERR;
Marek Vasut569c2a52019-10-06 16:13:38 +0200701 if (QT_TOKEN_GET_STATUS(qhtoken) & QT_TOKEN_STATUS_HALTED)
Anatolij Gustschine1e09312010-11-02 11:47:29 +0100702 dev->status |= USB_ST_STALLED;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100703 break;
704 }
Marek Vasut569c2a52019-10-06 16:13:38 +0200705 dev->act_len = length - QT_TOKEN_GET_TOTALBYTES(qhtoken);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100706 } else {
707 dev->act_len = 0;
Kuo-Jung Sub5d59de2013-05-15 15:29:23 +0800708#ifndef CONFIG_USB_EHCI_FARADAY
michael0a326102008-12-10 17:55:19 +0100709 debug("dev=%u, usbsts=%#x, p[1]=%#x, p[2]=%#x\n",
Lucas Stach3494a4c2012-09-26 00:14:35 +0200710 dev->devnum, ehci_readl(&ctrl->hcor->or_usbsts),
711 ehci_readl(&ctrl->hcor->or_portsc[0]),
712 ehci_readl(&ctrl->hcor->or_portsc[1]));
Kuo-Jung Sub5d59de2013-05-15 15:29:23 +0800713#endif
Michael Trimarchi241f7512008-11-28 13:20:46 +0100714 }
715
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200716 free(qtd);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100717 return (dev->status != USB_ST_NOT_PROC) ? 0 : -1;
718
719fail:
Benoît Thébaudeaub39f8b52012-08-10 18:22:32 +0200720 free(qtd);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100721 return -1;
722}
723
Simon Glasscb7cf602015-03-25 12:22:25 -0600724static int ehci_submit_root(struct usb_device *dev, unsigned long pipe,
725 void *buffer, int length, struct devrequest *req)
Michael Trimarchi241f7512008-11-28 13:20:46 +0100726{
727 uint8_t tmpbuf[4];
728 u16 typeReq;
michael0a326102008-12-10 17:55:19 +0100729 void *srcptr = NULL;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100730 int len, srclen;
731 uint32_t reg;
Remy Böhmer33e87482008-12-13 22:51:58 +0100732 uint32_t *status_reg;
Julius Wernerd4046702013-02-28 18:08:40 +0000733 int port = le16_to_cpu(req->index) & 0xff;
Simon Glasscb7cf602015-03-25 12:22:25 -0600734 struct ehci_ctrl *ctrl = ehci_get_ctrl(dev);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100735
736 srclen = 0;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100737
michael0a326102008-12-10 17:55:19 +0100738 debug("req=%u (%#x), type=%u (%#x), value=%u, index=%u\n",
Michael Trimarchi241f7512008-11-28 13:20:46 +0100739 req->request, req->request,
740 req->requesttype, req->requesttype,
741 le16_to_cpu(req->value), le16_to_cpu(req->index));
742
Prafulla Wadaskar22810292009-07-17 19:56:30 +0530743 typeReq = req->request | req->requesttype << 8;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100744
Prafulla Wadaskar22810292009-07-17 19:56:30 +0530745 switch (typeReq) {
Kuo-Jung Su9930e9f2013-05-15 15:29:20 +0800746 case USB_REQ_GET_STATUS | ((USB_RT_PORT | USB_DIR_IN) << 8):
747 case USB_REQ_SET_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
748 case USB_REQ_CLEAR_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
Simon Glassdc9f3ed2015-03-25 12:22:27 -0600749 status_reg = ctrl->ops.get_portsc_register(ctrl, port - 1);
Kuo-Jung Su6a656df2013-05-15 15:29:21 +0800750 if (!status_reg)
Kuo-Jung Su9930e9f2013-05-15 15:29:20 +0800751 return -1;
Kuo-Jung Su9930e9f2013-05-15 15:29:20 +0800752 break;
753 default:
754 status_reg = NULL;
755 break;
756 }
757
758 switch (typeReq) {
Michael Trimarchi241f7512008-11-28 13:20:46 +0100759 case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
760 switch (le16_to_cpu(req->value) >> 8) {
761 case USB_DT_DEVICE:
michael0a326102008-12-10 17:55:19 +0100762 debug("USB_DT_DEVICE request\n");
763 srcptr = &descriptor.device;
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200764 srclen = descriptor.device.bLength;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100765 break;
766 case USB_DT_CONFIG:
michael0a326102008-12-10 17:55:19 +0100767 debug("USB_DT_CONFIG config\n");
768 srcptr = &descriptor.config;
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200769 srclen = descriptor.config.bLength +
770 descriptor.interface.bLength +
771 descriptor.endpoint.bLength;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100772 break;
773 case USB_DT_STRING:
michael0a326102008-12-10 17:55:19 +0100774 debug("USB_DT_STRING config\n");
Michael Trimarchi241f7512008-11-28 13:20:46 +0100775 switch (le16_to_cpu(req->value) & 0xff) {
776 case 0: /* Language */
777 srcptr = "\4\3\1\0";
778 srclen = 4;
779 break;
780 case 1: /* Vendor */
781 srcptr = "\16\3u\0-\0b\0o\0o\0t\0";
782 srclen = 14;
783 break;
784 case 2: /* Product */
785 srcptr = "\52\3E\0H\0C\0I\0 "
786 "\0H\0o\0s\0t\0 "
787 "\0C\0o\0n\0t\0r\0o\0l\0l\0e\0r\0";
788 srclen = 42;
789 break;
790 default:
michael0a326102008-12-10 17:55:19 +0100791 debug("unknown value DT_STRING %x\n",
792 le16_to_cpu(req->value));
Michael Trimarchi241f7512008-11-28 13:20:46 +0100793 goto unknown;
794 }
795 break;
796 default:
michael0a326102008-12-10 17:55:19 +0100797 debug("unknown value %x\n", le16_to_cpu(req->value));
Michael Trimarchi241f7512008-11-28 13:20:46 +0100798 goto unknown;
799 }
800 break;
801 case USB_REQ_GET_DESCRIPTOR | ((USB_DIR_IN | USB_RT_HUB) << 8):
802 switch (le16_to_cpu(req->value) >> 8) {
803 case USB_DT_HUB:
michael0a326102008-12-10 17:55:19 +0100804 debug("USB_DT_HUB config\n");
805 srcptr = &descriptor.hub;
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200806 srclen = descriptor.hub.bLength;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100807 break;
808 default:
michael0a326102008-12-10 17:55:19 +0100809 debug("unknown value %x\n", le16_to_cpu(req->value));
Michael Trimarchi241f7512008-11-28 13:20:46 +0100810 goto unknown;
811 }
812 break;
813 case USB_REQ_SET_ADDRESS | (USB_RECIP_DEVICE << 8):
michael0a326102008-12-10 17:55:19 +0100814 debug("USB_REQ_SET_ADDRESS\n");
Lucas Stach3494a4c2012-09-26 00:14:35 +0200815 ctrl->rootdev = le16_to_cpu(req->value);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100816 break;
817 case DeviceOutRequest | USB_REQ_SET_CONFIGURATION:
michael0a326102008-12-10 17:55:19 +0100818 debug("USB_REQ_SET_CONFIGURATION\n");
Michael Trimarchi241f7512008-11-28 13:20:46 +0100819 /* Nothing to do */
820 break;
821 case USB_REQ_GET_STATUS | ((USB_DIR_IN | USB_RT_HUB) << 8):
822 tmpbuf[0] = 1; /* USB_STATUS_SELFPOWERED */
823 tmpbuf[1] = 0;
824 srcptr = tmpbuf;
825 srclen = 2;
826 break;
michael0a326102008-12-10 17:55:19 +0100827 case USB_REQ_GET_STATUS | ((USB_RT_PORT | USB_DIR_IN) << 8):
Michael Trimarchi241f7512008-11-28 13:20:46 +0100828 memset(tmpbuf, 0, 4);
Remy Böhmer33e87482008-12-13 22:51:58 +0100829 reg = ehci_readl(status_reg);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100830 if (reg & EHCI_PS_CS)
831 tmpbuf[0] |= USB_PORT_STAT_CONNECTION;
832 if (reg & EHCI_PS_PE)
833 tmpbuf[0] |= USB_PORT_STAT_ENABLE;
834 if (reg & EHCI_PS_SUSP)
835 tmpbuf[0] |= USB_PORT_STAT_SUSPEND;
836 if (reg & EHCI_PS_OCA)
837 tmpbuf[0] |= USB_PORT_STAT_OVERCURRENT;
Sergei Shtylyov23dec682010-02-27 21:33:21 +0300838 if (reg & EHCI_PS_PR)
839 tmpbuf[0] |= USB_PORT_STAT_RESET;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100840 if (reg & EHCI_PS_PP)
841 tmpbuf[1] |= USB_PORT_STAT_POWER >> 8;
Stefan Roese497f1842009-01-21 17:12:01 +0100842
843 if (ehci_is_TDI()) {
Simon Glassdc9f3ed2015-03-25 12:22:27 -0600844 switch (ctrl->ops.get_port_speed(ctrl, reg)) {
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200845 case PORTSC_PSPD_FS:
Stefan Roese497f1842009-01-21 17:12:01 +0100846 break;
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200847 case PORTSC_PSPD_LS:
Stefan Roese497f1842009-01-21 17:12:01 +0100848 tmpbuf[1] |= USB_PORT_STAT_LOW_SPEED >> 8;
849 break;
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +0200850 case PORTSC_PSPD_HS:
Stefan Roese497f1842009-01-21 17:12:01 +0100851 default:
852 tmpbuf[1] |= USB_PORT_STAT_HIGH_SPEED >> 8;
853 break;
854 }
855 } else {
856 tmpbuf[1] |= USB_PORT_STAT_HIGH_SPEED >> 8;
857 }
Michael Trimarchi241f7512008-11-28 13:20:46 +0100858
859 if (reg & EHCI_PS_CSC)
860 tmpbuf[2] |= USB_PORT_STAT_C_CONNECTION;
861 if (reg & EHCI_PS_PEC)
862 tmpbuf[2] |= USB_PORT_STAT_C_ENABLE;
863 if (reg & EHCI_PS_OCC)
864 tmpbuf[2] |= USB_PORT_STAT_C_OVERCURRENT;
Julius Wernerd4046702013-02-28 18:08:40 +0000865 if (ctrl->portreset & (1 << port))
Michael Trimarchi241f7512008-11-28 13:20:46 +0100866 tmpbuf[2] |= USB_PORT_STAT_C_RESET;
Remy Böhmer33e87482008-12-13 22:51:58 +0100867
Michael Trimarchi241f7512008-11-28 13:20:46 +0100868 srcptr = tmpbuf;
869 srclen = 4;
870 break;
michael0a326102008-12-10 17:55:19 +0100871 case USB_REQ_SET_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
Remy Böhmer33e87482008-12-13 22:51:58 +0100872 reg = ehci_readl(status_reg);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100873 reg &= ~EHCI_PS_CLEAR;
874 switch (le16_to_cpu(req->value)) {
michael0bf2a032008-12-11 13:43:55 +0100875 case USB_PORT_FEAT_ENABLE:
876 reg |= EHCI_PS_PE;
Remy Böhmer33e87482008-12-13 22:51:58 +0100877 ehci_writel(status_reg, reg);
michael0bf2a032008-12-11 13:43:55 +0100878 break;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100879 case USB_PORT_FEAT_POWER:
Lucas Stach3494a4c2012-09-26 00:14:35 +0200880 if (HCS_PPC(ehci_readl(&ctrl->hccr->cr_hcsparams))) {
Remy Böhmer33e87482008-12-13 22:51:58 +0100881 reg |= EHCI_PS_PP;
882 ehci_writel(status_reg, reg);
883 }
Michael Trimarchi241f7512008-11-28 13:20:46 +0100884 break;
885 case USB_PORT_FEAT_RESET:
Remy Böhmer33e87482008-12-13 22:51:58 +0100886 if ((reg & (EHCI_PS_PE | EHCI_PS_CS)) == EHCI_PS_CS &&
887 !ehci_is_TDI() &&
888 EHCI_PS_IS_LOWSPEED(reg)) {
Michael Trimarchi241f7512008-11-28 13:20:46 +0100889 /* Low speed device, give up ownership. */
Remy Böhmer33e87482008-12-13 22:51:58 +0100890 debug("port %d low speed --> companion\n",
Julius Wernerd4046702013-02-28 18:08:40 +0000891 port - 1);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100892 reg |= EHCI_PS_PO;
Remy Böhmer33e87482008-12-13 22:51:58 +0100893 ehci_writel(status_reg, reg);
Hans de Goede63f34ca2015-05-10 14:10:16 +0200894 return -ENXIO;
Remy Böhmer33e87482008-12-13 22:51:58 +0100895 } else {
Sergei Shtylyov23dec682010-02-27 21:33:21 +0300896 int ret;
897
Chris Packham434f0582018-10-04 20:03:53 +1300898 /* Disable chirp for HS erratum */
899 if (ctrl->has_fsl_erratum_a005275)
900 reg |= PORTSC_FSL_PFSC;
901
Remy Böhmer33e87482008-12-13 22:51:58 +0100902 reg |= EHCI_PS_PR;
903 reg &= ~EHCI_PS_PE;
904 ehci_writel(status_reg, reg);
905 /*
906 * caller must wait, then call GetPortStatus
907 * usb 2.0 specification say 50 ms resets on
908 * root
909 */
Simon Glassdc9f3ed2015-03-25 12:22:27 -0600910 ctrl->ops.powerup_fixup(ctrl, status_reg, &reg);
Marek Vasut09734772011-07-11 02:37:01 +0200911
Chris Zhangfddf6d62010-01-06 13:34:04 -0800912 ehci_writel(status_reg, reg & ~EHCI_PS_PR);
Sergei Shtylyov23dec682010-02-27 21:33:21 +0300913 /*
914 * A host controller must terminate the reset
915 * and stabilize the state of the port within
916 * 2 milliseconds
917 */
918 ret = handshake(status_reg, EHCI_PS_PR, 0,
919 2 * 1000);
Hans de Goedeb5b3ef22015-05-10 14:10:13 +0200920 if (!ret) {
921 reg = ehci_readl(status_reg);
922 if ((reg & (EHCI_PS_PE | EHCI_PS_CS))
923 == EHCI_PS_CS && !ehci_is_TDI()) {
924 debug("port %d full speed --> companion\n", port - 1);
925 reg &= ~EHCI_PS_CLEAR;
926 reg |= EHCI_PS_PO;
927 ehci_writel(status_reg, reg);
Hans de Goede63f34ca2015-05-10 14:10:16 +0200928 return -ENXIO;
Hans de Goedeb5b3ef22015-05-10 14:10:13 +0200929 } else {
930 ctrl->portreset |= 1 << port;
931 }
932 } else {
Sergei Shtylyov23dec682010-02-27 21:33:21 +0300933 printf("port(%d) reset error\n",
Julius Wernerd4046702013-02-28 18:08:40 +0000934 port - 1);
Hans de Goedeb5b3ef22015-05-10 14:10:13 +0200935 }
Michael Trimarchi241f7512008-11-28 13:20:46 +0100936 }
Michael Trimarchi241f7512008-11-28 13:20:46 +0100937 break;
Julius Wernerd4046702013-02-28 18:08:40 +0000938 case USB_PORT_FEAT_TEST:
Julius Werner5c1a1ad2013-09-24 10:53:07 -0700939 ehci_shutdown(ctrl);
Julius Wernerd4046702013-02-28 18:08:40 +0000940 reg &= ~(0xf << 16);
941 reg |= ((le16_to_cpu(req->index) >> 8) & 0xf) << 16;
942 ehci_writel(status_reg, reg);
943 break;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100944 default:
michael0a326102008-12-10 17:55:19 +0100945 debug("unknown feature %x\n", le16_to_cpu(req->value));
Michael Trimarchi241f7512008-11-28 13:20:46 +0100946 goto unknown;
947 }
Remy Böhmer33e87482008-12-13 22:51:58 +0100948 /* unblock posted writes */
Lucas Stach3494a4c2012-09-26 00:14:35 +0200949 (void) ehci_readl(&ctrl->hcor->or_usbcmd);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100950 break;
michael0a326102008-12-10 17:55:19 +0100951 case USB_REQ_CLEAR_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
Remy Böhmer33e87482008-12-13 22:51:58 +0100952 reg = ehci_readl(status_reg);
Simon Glass0554ba52013-05-10 19:49:00 -0700953 reg &= ~EHCI_PS_CLEAR;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100954 switch (le16_to_cpu(req->value)) {
955 case USB_PORT_FEAT_ENABLE:
956 reg &= ~EHCI_PS_PE;
957 break;
Remy Böhmer33e87482008-12-13 22:51:58 +0100958 case USB_PORT_FEAT_C_ENABLE:
Simon Glass0554ba52013-05-10 19:49:00 -0700959 reg |= EHCI_PS_PE;
Remy Böhmer33e87482008-12-13 22:51:58 +0100960 break;
961 case USB_PORT_FEAT_POWER:
Lucas Stach3494a4c2012-09-26 00:14:35 +0200962 if (HCS_PPC(ehci_readl(&ctrl->hccr->cr_hcsparams)))
Simon Glass0554ba52013-05-10 19:49:00 -0700963 reg &= ~EHCI_PS_PP;
964 break;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100965 case USB_PORT_FEAT_C_CONNECTION:
Simon Glass0554ba52013-05-10 19:49:00 -0700966 reg |= EHCI_PS_CSC;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100967 break;
michael0bf2a032008-12-11 13:43:55 +0100968 case USB_PORT_FEAT_OVER_CURRENT:
Simon Glass0554ba52013-05-10 19:49:00 -0700969 reg |= EHCI_PS_OCC;
michael0bf2a032008-12-11 13:43:55 +0100970 break;
Michael Trimarchi241f7512008-11-28 13:20:46 +0100971 case USB_PORT_FEAT_C_RESET:
Julius Wernerd4046702013-02-28 18:08:40 +0000972 ctrl->portreset &= ~(1 << port);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100973 break;
974 default:
michael0a326102008-12-10 17:55:19 +0100975 debug("unknown feature %x\n", le16_to_cpu(req->value));
Michael Trimarchi241f7512008-11-28 13:20:46 +0100976 goto unknown;
977 }
Remy Böhmer33e87482008-12-13 22:51:58 +0100978 ehci_writel(status_reg, reg);
979 /* unblock posted write */
Lucas Stach3494a4c2012-09-26 00:14:35 +0200980 (void) ehci_readl(&ctrl->hcor->or_usbcmd);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100981 break;
982 default:
michael0a326102008-12-10 17:55:19 +0100983 debug("Unknown request\n");
Michael Trimarchi241f7512008-11-28 13:20:46 +0100984 goto unknown;
985 }
986
Mike Frysinger60ce19a2012-03-05 13:47:00 +0000987 mdelay(1);
Masahiro Yamadadb204642014-11-07 03:03:31 +0900988 len = min3(srclen, (int)le16_to_cpu(req->length), length);
Michael Trimarchi241f7512008-11-28 13:20:46 +0100989 if (srcptr != NULL && len > 0)
990 memcpy(buffer, srcptr, len);
michael0a326102008-12-10 17:55:19 +0100991 else
992 debug("Len is 0\n");
993
Michael Trimarchi241f7512008-11-28 13:20:46 +0100994 dev->act_len = len;
995 dev->status = 0;
996 return 0;
997
998unknown:
michael0a326102008-12-10 17:55:19 +0100999 debug("requesttype=%x, request=%x, value=%x, index=%x, length=%x\n",
Michael Trimarchi241f7512008-11-28 13:20:46 +01001000 req->requesttype, req->request, le16_to_cpu(req->value),
1001 le16_to_cpu(req->index), le16_to_cpu(req->length));
1002
1003 dev->act_len = 0;
1004 dev->status = USB_ST_STALLED;
1005 return -1;
1006}
1007
Masahiro Yamada6d8e4332017-06-22 16:35:14 +09001008static const struct ehci_ops default_ehci_ops = {
Simon Glassdc9f3ed2015-03-25 12:22:27 -06001009 .set_usb_mode = ehci_set_usbmode,
1010 .get_port_speed = ehci_get_port_speed,
1011 .powerup_fixup = ehci_powerup_fixup,
1012 .get_portsc_register = ehci_get_portsc_register,
1013};
1014
1015static void ehci_setup_ops(struct ehci_ctrl *ctrl, const struct ehci_ops *ops)
Simon Glass0851caa2015-03-25 12:22:19 -06001016{
Simon Glassdc9f3ed2015-03-25 12:22:27 -06001017 if (!ops) {
1018 ctrl->ops = default_ehci_ops;
1019 } else {
1020 ctrl->ops = *ops;
1021 if (!ctrl->ops.set_usb_mode)
1022 ctrl->ops.set_usb_mode = ehci_set_usbmode;
1023 if (!ctrl->ops.get_port_speed)
1024 ctrl->ops.get_port_speed = ehci_get_port_speed;
1025 if (!ctrl->ops.powerup_fixup)
1026 ctrl->ops.powerup_fixup = ehci_powerup_fixup;
1027 if (!ctrl->ops.get_portsc_register)
1028 ctrl->ops.get_portsc_register =
1029 ehci_get_portsc_register;
1030 }
Simon Glass0851caa2015-03-25 12:22:19 -06001031}
1032
Sven Schwermer8a3cb9f12018-11-21 08:43:56 +01001033#if !CONFIG_IS_ENABLED(DM_USB)
Simon Glassdc9f3ed2015-03-25 12:22:27 -06001034void ehci_set_controller_priv(int index, void *priv, const struct ehci_ops *ops)
1035{
1036 struct ehci_ctrl *ctrl = &ehcic[index];
1037
1038 ctrl->priv = priv;
1039 ehci_setup_ops(ctrl, ops);
1040}
1041
Simon Glass0851caa2015-03-25 12:22:19 -06001042void *ehci_get_controller_priv(int index)
1043{
1044 return ehcic[index].priv;
1045}
Simon Glassa194b252015-03-25 12:22:29 -06001046#endif
Simon Glass0851caa2015-03-25 12:22:19 -06001047
Simon Glassccc40fd2015-03-25 12:22:26 -06001048static int ehci_common_init(struct ehci_ctrl *ctrl, uint tweaks)
Michael Trimarchi241f7512008-11-28 13:20:46 +01001049{
Lucas Stach3494a4c2012-09-26 00:14:35 +02001050 struct QH *qh_list;
Patrick Georgie55fdac2013-03-06 14:08:31 +00001051 struct QH *periodic;
Simon Glassccc40fd2015-03-25 12:22:26 -06001052 uint32_t reg;
1053 uint32_t cmd;
Patrick Georgie55fdac2013-03-06 14:08:31 +00001054 int i;
michael0bf2a032008-12-11 13:43:55 +01001055
Vincent Palatin0d6f77c2012-12-12 17:55:22 -08001056 /* Set the high address word (aka segment) for 64-bit controller */
Simon Glassccc40fd2015-03-25 12:22:26 -06001057 if (ehci_readl(&ctrl->hccr->cr_hccparams) & 1)
1058 ehci_writel(&ctrl->hcor->or_ctrldssegment, 0);
Stefan Roese2e98fc72009-01-21 17:12:10 +01001059
Simon Glassccc40fd2015-03-25 12:22:26 -06001060 qh_list = &ctrl->qh_list;
Lucas Stach3494a4c2012-09-26 00:14:35 +02001061
Michael Trimarchi241f7512008-11-28 13:20:46 +01001062 /* Set head of reclaim list */
Tom Rini2cabcf72012-07-15 22:14:24 +00001063 memset(qh_list, 0, sizeof(*qh_list));
Marek Vasutdf0b6242016-01-23 21:04:46 +01001064 qh_list->qh_link = cpu_to_hc32(virt_to_phys(qh_list) | QH_LINK_TYPE_QH);
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +02001065 qh_list->qh_endpt1 = cpu_to_hc32(QH_ENDPT1_H(1) |
1066 QH_ENDPT1_EPS(USB_SPEED_HIGH));
Tom Rini2cabcf72012-07-15 22:14:24 +00001067 qh_list->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
1068 qh_list->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
Benoît Thébaudeau458fb1e2012-08-10 18:22:11 +02001069 qh_list->qh_overlay.qt_token =
1070 cpu_to_hc32(QT_TOKEN_STATUS(QT_TOKEN_STATUS_HALTED));
Michael Trimarchi241f7512008-11-28 13:20:46 +01001071
Rob Herringf14d54b2015-03-17 15:46:37 -05001072 flush_dcache_range((unsigned long)qh_list,
Stephen Warren36dad662013-05-24 15:03:17 -06001073 ALIGN_END_ADDR(struct QH, qh_list, 1));
1074
Patrick Georgie55fdac2013-03-06 14:08:31 +00001075 /* Set async. queue head pointer. */
Marek Vasutdf0b6242016-01-23 21:04:46 +01001076 ehci_writel(&ctrl->hcor->or_asynclistaddr, virt_to_phys(qh_list));
Patrick Georgie55fdac2013-03-06 14:08:31 +00001077
1078 /*
1079 * Set up periodic list
1080 * Step 1: Parent QH for all periodic transfers.
1081 */
Simon Glassccc40fd2015-03-25 12:22:26 -06001082 ctrl->periodic_schedules = 0;
1083 periodic = &ctrl->periodic_queue;
Patrick Georgie55fdac2013-03-06 14:08:31 +00001084 memset(periodic, 0, sizeof(*periodic));
1085 periodic->qh_link = cpu_to_hc32(QH_LINK_TERMINATE);
1086 periodic->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
1087 periodic->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
1088
Rob Herringf14d54b2015-03-17 15:46:37 -05001089 flush_dcache_range((unsigned long)periodic,
Stephen Warren36dad662013-05-24 15:03:17 -06001090 ALIGN_END_ADDR(struct QH, periodic, 1));
1091
Patrick Georgie55fdac2013-03-06 14:08:31 +00001092 /*
1093 * Step 2: Setup frame-list: Every microframe, USB tries the same list.
1094 * In particular, device specifications on polling frequency
1095 * are disregarded. Keyboards seem to send NAK/NYet reliably
1096 * when polled with an empty buffer.
1097 *
1098 * Split Transactions will be spread across microframes using
1099 * S-mask and C-mask.
1100 */
Simon Glassccc40fd2015-03-25 12:22:26 -06001101 if (ctrl->periodic_list == NULL)
1102 ctrl->periodic_list = memalign(4096, 1024 * 4);
Nikita Kiryanov2f13e442013-07-29 13:27:40 +03001103
Simon Glassccc40fd2015-03-25 12:22:26 -06001104 if (!ctrl->periodic_list)
Patrick Georgie55fdac2013-03-06 14:08:31 +00001105 return -ENOMEM;
1106 for (i = 0; i < 1024; i++) {
Simon Glassccc40fd2015-03-25 12:22:26 -06001107 ctrl->periodic_list[i] = cpu_to_hc32((unsigned long)periodic
Adrian Cox29d05872014-04-10 13:29:45 +01001108 | QH_LINK_TYPE_QH);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001109 }
1110
Simon Glassccc40fd2015-03-25 12:22:26 -06001111 flush_dcache_range((unsigned long)ctrl->periodic_list,
1112 ALIGN_END_ADDR(uint32_t, ctrl->periodic_list,
Stephen Warren36dad662013-05-24 15:03:17 -06001113 1024));
1114
Patrick Georgie55fdac2013-03-06 14:08:31 +00001115 /* Set periodic list base address */
Simon Glassccc40fd2015-03-25 12:22:26 -06001116 ehci_writel(&ctrl->hcor->or_periodiclistbase,
1117 (unsigned long)ctrl->periodic_list);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001118
Simon Glassccc40fd2015-03-25 12:22:26 -06001119 reg = ehci_readl(&ctrl->hccr->cr_hcsparams);
michael0bf2a032008-12-11 13:43:55 +01001120 descriptor.hub.bNbrPorts = HCS_N_PORTS(reg);
Lucas Stachf5b34082012-09-28 00:26:19 +02001121 debug("Register %x NbrPorts %d\n", reg, descriptor.hub.bNbrPorts);
Remy Böhmer33e87482008-12-13 22:51:58 +01001122 /* Port Indicators */
1123 if (HCS_INDICATOR(reg))
Lucas Stach835e11e2012-09-06 08:00:13 +02001124 put_unaligned(get_unaligned(&descriptor.hub.wHubCharacteristics)
1125 | 0x80, &descriptor.hub.wHubCharacteristics);
Remy Böhmer33e87482008-12-13 22:51:58 +01001126 /* Port Power Control */
1127 if (HCS_PPC(reg))
Lucas Stach835e11e2012-09-06 08:00:13 +02001128 put_unaligned(get_unaligned(&descriptor.hub.wHubCharacteristics)
1129 | 0x01, &descriptor.hub.wHubCharacteristics);
Michael Trimarchi241f7512008-11-28 13:20:46 +01001130
Michael Trimarchi241f7512008-11-28 13:20:46 +01001131 /* Start the host controller. */
Simon Glassccc40fd2015-03-25 12:22:26 -06001132 cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
Wolfgang Denkfb718e12009-02-12 00:08:39 +01001133 /*
1134 * Philips, Intel, and maybe others need CMD_RUN before the
1135 * root hub will detect new devices (why?); NEC doesn't
1136 */
michael0bf2a032008-12-11 13:43:55 +01001137 cmd &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
1138 cmd |= CMD_RUN;
Simon Glassccc40fd2015-03-25 12:22:26 -06001139 ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
michael0bf2a032008-12-11 13:43:55 +01001140
Simon Glassccc40fd2015-03-25 12:22:26 -06001141 if (!(tweaks & EHCI_TWEAK_NO_INIT_CF)) {
1142 /* take control over the ports */
1143 cmd = ehci_readl(&ctrl->hcor->or_configflag);
1144 cmd |= FLAG_CF;
1145 ehci_writel(&ctrl->hcor->or_configflag, cmd);
1146 }
Kuo-Jung Sub5d59de2013-05-15 15:29:23 +08001147
Remy Böhmer33e87482008-12-13 22:51:58 +01001148 /* unblock posted write */
Simon Glassccc40fd2015-03-25 12:22:26 -06001149 cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
Mike Frysinger60ce19a2012-03-05 13:47:00 +00001150 mdelay(5);
Simon Glassccc40fd2015-03-25 12:22:26 -06001151 reg = HC_VERSION(ehci_readl(&ctrl->hccr->cr_capbase));
Remy Böhmer33e87482008-12-13 22:51:58 +01001152 printf("USB EHCI %x.%02x\n", reg >> 8, reg & 0xff);
Michael Trimarchi241f7512008-11-28 13:20:46 +01001153
Simon Glassccc40fd2015-03-25 12:22:26 -06001154 return 0;
1155}
1156
Sven Schwermer8a3cb9f12018-11-21 08:43:56 +01001157#if !CONFIG_IS_ENABLED(DM_USB)
Simon Glassccc40fd2015-03-25 12:22:26 -06001158int usb_lowlevel_stop(int index)
1159{
1160 ehci_shutdown(&ehcic[index]);
1161 return ehci_hcd_stop(index);
1162}
1163
1164int usb_lowlevel_init(int index, enum usb_init_type init, void **controller)
1165{
1166 struct ehci_ctrl *ctrl = &ehcic[index];
1167 uint tweaks = 0;
1168 int rc;
1169
Simon Glassdc9f3ed2015-03-25 12:22:27 -06001170 /**
1171 * Set ops to default_ehci_ops, ehci_hcd_init should call
1172 * ehci_set_controller_priv to change any of these function pointers.
1173 */
1174 ctrl->ops = default_ehci_ops;
1175
Simon Glassccc40fd2015-03-25 12:22:26 -06001176 rc = ehci_hcd_init(index, init, &ctrl->hccr, &ctrl->hcor);
1177 if (rc)
1178 return rc;
Heinrich Schuchardtab4304b2017-11-20 19:33:39 +01001179 if (!ctrl->hccr || !ctrl->hcor)
1180 return -1;
Simon Glassccc40fd2015-03-25 12:22:26 -06001181 if (init == USB_INIT_DEVICE)
1182 goto done;
1183
1184 /* EHCI spec section 4.1 */
Simon Glass302696b2015-03-25 12:22:28 -06001185 if (ehci_reset(ctrl))
Simon Glassccc40fd2015-03-25 12:22:26 -06001186 return -1;
1187
1188#if defined(CONFIG_EHCI_HCD_INIT_AFTER_RESET)
1189 rc = ehci_hcd_init(index, init, &ctrl->hccr, &ctrl->hcor);
1190 if (rc)
1191 return rc;
1192#endif
1193#ifdef CONFIG_USB_EHCI_FARADAY
1194 tweaks |= EHCI_TWEAK_NO_INIT_CF;
1195#endif
1196 rc = ehci_common_init(ctrl, tweaks);
1197 if (rc)
1198 return rc;
1199
1200 ctrl->rootdev = 0;
Troy Kisky7d6bbb92013-10-10 15:27:57 -07001201done:
Lucas Stach3494a4c2012-09-26 00:14:35 +02001202 *controller = &ehcic[index];
Michael Trimarchi241f7512008-11-28 13:20:46 +01001203 return 0;
1204}
Simon Glassa194b252015-03-25 12:22:29 -06001205#endif
Michael Trimarchi241f7512008-11-28 13:20:46 +01001206
Simon Glasscb7cf602015-03-25 12:22:25 -06001207static int _ehci_submit_bulk_msg(struct usb_device *dev, unsigned long pipe,
1208 void *buffer, int length)
Michael Trimarchi241f7512008-11-28 13:20:46 +01001209{
1210
1211 if (usb_pipetype(pipe) != PIPE_BULK) {
1212 debug("non-bulk pipe (type=%lu)", usb_pipetype(pipe));
1213 return -1;
1214 }
1215 return ehci_submit_async(dev, pipe, buffer, length, NULL);
1216}
1217
Simon Glasscb7cf602015-03-25 12:22:25 -06001218static int _ehci_submit_control_msg(struct usb_device *dev, unsigned long pipe,
1219 void *buffer, int length,
1220 struct devrequest *setup)
Michael Trimarchi241f7512008-11-28 13:20:46 +01001221{
Simon Glasscb7cf602015-03-25 12:22:25 -06001222 struct ehci_ctrl *ctrl = ehci_get_ctrl(dev);
Michael Trimarchi241f7512008-11-28 13:20:46 +01001223
1224 if (usb_pipetype(pipe) != PIPE_CONTROL) {
1225 debug("non-control pipe (type=%lu)", usb_pipetype(pipe));
1226 return -1;
1227 }
1228
Lucas Stach3494a4c2012-09-26 00:14:35 +02001229 if (usb_pipedevice(pipe) == ctrl->rootdev) {
1230 if (!ctrl->rootdev)
Michael Trimarchi241f7512008-11-28 13:20:46 +01001231 dev->speed = USB_SPEED_HIGH;
1232 return ehci_submit_root(dev, pipe, buffer, length, setup);
1233 }
1234 return ehci_submit_async(dev, pipe, buffer, length, setup);
1235}
1236
Patrick Georgie55fdac2013-03-06 14:08:31 +00001237struct int_queue {
Hans de Goede8c5c5ca2014-09-24 14:06:05 +02001238 int elementsize;
Hans de Goede61a5a1c2015-06-18 22:34:33 +02001239 unsigned long pipe;
Patrick Georgie55fdac2013-03-06 14:08:31 +00001240 struct QH *first;
1241 struct QH *current;
1242 struct QH *last;
1243 struct qTD *tds;
1244};
1245
Rob Herringf14d54b2015-03-17 15:46:37 -05001246#define NEXT_QH(qh) (struct QH *)((unsigned long)hc32_to_cpu((qh)->qh_link) & ~0x1f)
Patrick Georgie55fdac2013-03-06 14:08:31 +00001247
1248static int
1249enable_periodic(struct ehci_ctrl *ctrl)
1250{
1251 uint32_t cmd;
1252 struct ehci_hcor *hcor = ctrl->hcor;
1253 int ret;
1254
1255 cmd = ehci_readl(&hcor->or_usbcmd);
1256 cmd |= CMD_PSE;
1257 ehci_writel(&hcor->or_usbcmd, cmd);
1258
1259 ret = handshake((uint32_t *)&hcor->or_usbsts,
1260 STS_PSS, STS_PSS, 100 * 1000);
1261 if (ret < 0) {
1262 printf("EHCI failed: timeout when enabling periodic list\n");
1263 return -ETIMEDOUT;
1264 }
1265 udelay(1000);
1266 return 0;
1267}
1268
1269static int
1270disable_periodic(struct ehci_ctrl *ctrl)
1271{
1272 uint32_t cmd;
1273 struct ehci_hcor *hcor = ctrl->hcor;
1274 int ret;
1275
1276 cmd = ehci_readl(&hcor->or_usbcmd);
1277 cmd &= ~CMD_PSE;
1278 ehci_writel(&hcor->or_usbcmd, cmd);
1279
1280 ret = handshake((uint32_t *)&hcor->or_usbsts,
1281 STS_PSS, 0, 100 * 1000);
1282 if (ret < 0) {
1283 printf("EHCI failed: timeout when disabling periodic list\n");
1284 return -ETIMEDOUT;
1285 }
1286 return 0;
1287}
1288
Hans de Goede53ca9de2015-05-11 20:43:52 +02001289static struct int_queue *_ehci_create_int_queue(struct usb_device *dev,
1290 unsigned long pipe, int queuesize, int elementsize,
1291 void *buffer, int interval)
Patrick Georgie55fdac2013-03-06 14:08:31 +00001292{
Simon Glasscb7cf602015-03-25 12:22:25 -06001293 struct ehci_ctrl *ctrl = ehci_get_ctrl(dev);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001294 struct int_queue *result = NULL;
Hans de Goede61a5a1c2015-06-18 22:34:33 +02001295 uint32_t i, toggle;
Patrick Georgie55fdac2013-03-06 14:08:31 +00001296
Hans de Goede7f7cb732014-09-24 14:06:04 +02001297 /*
1298 * Interrupt transfers requiring several transactions are not supported
1299 * because bInterval is ignored.
1300 *
1301 * Also, ehci_submit_async() relies on wMaxPacketSize being a power of 2
1302 * <= PKT_ALIGN if several qTDs are required, while the USB
1303 * specification does not constrain this for interrupt transfers. That
1304 * means that ehci_submit_async() would support interrupt transfers
1305 * requiring several transactions only as long as the transfer size does
1306 * not require more than a single qTD.
1307 */
1308 if (elementsize > usb_maxpacket(dev, pipe)) {
1309 printf("%s: xfers requiring several transactions are not supported.\n",
1310 __func__);
1311 return NULL;
1312 }
1313
Patrick Georgie55fdac2013-03-06 14:08:31 +00001314 debug("Enter create_int_queue\n");
1315 if (usb_pipetype(pipe) != PIPE_INTERRUPT) {
1316 debug("non-interrupt pipe (type=%lu)", usb_pipetype(pipe));
1317 return NULL;
1318 }
1319
1320 /* limit to 4 full pages worth of data -
1321 * we can safely fit them in a single TD,
1322 * no matter the alignment
1323 */
1324 if (elementsize >= 16384) {
1325 debug("too large elements for interrupt transfers\n");
1326 return NULL;
1327 }
1328
1329 result = malloc(sizeof(*result));
1330 if (!result) {
1331 debug("ehci intr queue: out of memory\n");
1332 goto fail1;
1333 }
Hans de Goede8c5c5ca2014-09-24 14:06:05 +02001334 result->elementsize = elementsize;
Hans de Goede61a5a1c2015-06-18 22:34:33 +02001335 result->pipe = pipe;
Stephen Warrend7fe61d2014-02-06 13:13:06 -07001336 result->first = memalign(USB_DMA_MINALIGN,
1337 sizeof(struct QH) * queuesize);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001338 if (!result->first) {
1339 debug("ehci intr queue: out of memory\n");
1340 goto fail2;
1341 }
1342 result->current = result->first;
1343 result->last = result->first + queuesize - 1;
Stephen Warrend7fe61d2014-02-06 13:13:06 -07001344 result->tds = memalign(USB_DMA_MINALIGN,
1345 sizeof(struct qTD) * queuesize);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001346 if (!result->tds) {
1347 debug("ehci intr queue: out of memory\n");
1348 goto fail3;
1349 }
1350 memset(result->first, 0, sizeof(struct QH) * queuesize);
1351 memset(result->tds, 0, sizeof(struct qTD) * queuesize);
1352
Hans de Goede61a5a1c2015-06-18 22:34:33 +02001353 toggle = usb_gettoggle(dev, usb_pipeendpoint(pipe), usb_pipeout(pipe));
1354
Patrick Georgie55fdac2013-03-06 14:08:31 +00001355 for (i = 0; i < queuesize; i++) {
1356 struct QH *qh = result->first + i;
1357 struct qTD *td = result->tds + i;
1358 void **buf = &qh->buffer;
1359
Rob Herringf14d54b2015-03-17 15:46:37 -05001360 qh->qh_link = cpu_to_hc32((unsigned long)(qh+1) | QH_LINK_TYPE_QH);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001361 if (i == queuesize - 1)
Adrian Cox29d05872014-04-10 13:29:45 +01001362 qh->qh_link = cpu_to_hc32(QH_LINK_TERMINATE);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001363
Rob Herringf14d54b2015-03-17 15:46:37 -05001364 qh->qh_overlay.qt_next = cpu_to_hc32((unsigned long)td);
Adrian Cox29d05872014-04-10 13:29:45 +01001365 qh->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
1366 qh->qh_endpt1 =
1367 cpu_to_hc32((0 << 28) | /* No NAK reload (ehci 4.9) */
Patrick Georgie55fdac2013-03-06 14:08:31 +00001368 (usb_maxpacket(dev, pipe) << 16) | /* MPS */
1369 (1 << 14) |
1370 QH_ENDPT1_EPS(ehci_encode_speed(dev->speed)) |
1371 (usb_pipeendpoint(pipe) << 8) | /* Endpoint Number */
Adrian Cox29d05872014-04-10 13:29:45 +01001372 (usb_pipedevice(pipe) << 0));
1373 qh->qh_endpt2 = cpu_to_hc32((1 << 30) | /* 1 Tx per mframe */
1374 (1 << 0)); /* S-mask: microframe 0 */
Patrick Georgie55fdac2013-03-06 14:08:31 +00001375 if (dev->speed == USB_SPEED_LOW ||
1376 dev->speed == USB_SPEED_FULL) {
Hans de Goededa166772014-09-20 16:51:22 +02001377 /* C-mask: microframes 2-4 */
1378 qh->qh_endpt2 |= cpu_to_hc32((0x1c << 8));
Patrick Georgie55fdac2013-03-06 14:08:31 +00001379 }
Hans de Goededa166772014-09-20 16:51:22 +02001380 ehci_update_endpt2_dev_n_port(dev, qh);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001381
Adrian Cox29d05872014-04-10 13:29:45 +01001382 td->qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
1383 td->qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001384 debug("communication direction is '%s'\n",
1385 usb_pipein(pipe) ? "in" : "out");
Hans de Goede61a5a1c2015-06-18 22:34:33 +02001386 td->qt_token = cpu_to_hc32(
1387 QT_TOKEN_DT(toggle) |
1388 (elementsize << 16) |
Patrick Georgie55fdac2013-03-06 14:08:31 +00001389 ((usb_pipein(pipe) ? 1 : 0) << 8) | /* IN/OUT token */
Adrian Cox29d05872014-04-10 13:29:45 +01001390 0x80); /* active */
1391 td->qt_buffer[0] =
Rob Herringf14d54b2015-03-17 15:46:37 -05001392 cpu_to_hc32((unsigned long)buffer + i * elementsize);
Adrian Cox29d05872014-04-10 13:29:45 +01001393 td->qt_buffer[1] =
1394 cpu_to_hc32((td->qt_buffer[0] + 0x1000) & ~0xfff);
1395 td->qt_buffer[2] =
1396 cpu_to_hc32((td->qt_buffer[0] + 0x2000) & ~0xfff);
1397 td->qt_buffer[3] =
1398 cpu_to_hc32((td->qt_buffer[0] + 0x3000) & ~0xfff);
1399 td->qt_buffer[4] =
1400 cpu_to_hc32((td->qt_buffer[0] + 0x4000) & ~0xfff);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001401
1402 *buf = buffer + i * elementsize;
Hans de Goede61a5a1c2015-06-18 22:34:33 +02001403 toggle ^= 1;
Patrick Georgie55fdac2013-03-06 14:08:31 +00001404 }
1405
Rob Herringf14d54b2015-03-17 15:46:37 -05001406 flush_dcache_range((unsigned long)buffer,
Stephen Warren36dad662013-05-24 15:03:17 -06001407 ALIGN_END_ADDR(char, buffer,
1408 queuesize * elementsize));
Rob Herringf14d54b2015-03-17 15:46:37 -05001409 flush_dcache_range((unsigned long)result->first,
Stephen Warren36dad662013-05-24 15:03:17 -06001410 ALIGN_END_ADDR(struct QH, result->first,
1411 queuesize));
Rob Herringf14d54b2015-03-17 15:46:37 -05001412 flush_dcache_range((unsigned long)result->tds,
Stephen Warren36dad662013-05-24 15:03:17 -06001413 ALIGN_END_ADDR(struct qTD, result->tds,
1414 queuesize));
1415
Hans de Goede8ba55ed2014-09-24 14:06:03 +02001416 if (ctrl->periodic_schedules > 0) {
1417 if (disable_periodic(ctrl) < 0) {
1418 debug("FATAL: periodic should never fail, but did");
1419 goto fail3;
1420 }
Patrick Georgie55fdac2013-03-06 14:08:31 +00001421 }
1422
1423 /* hook up to periodic list */
1424 struct QH *list = &ctrl->periodic_queue;
1425 result->last->qh_link = list->qh_link;
Rob Herringf14d54b2015-03-17 15:46:37 -05001426 list->qh_link = cpu_to_hc32((unsigned long)result->first | QH_LINK_TYPE_QH);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001427
Rob Herringf14d54b2015-03-17 15:46:37 -05001428 flush_dcache_range((unsigned long)result->last,
Stephen Warren36dad662013-05-24 15:03:17 -06001429 ALIGN_END_ADDR(struct QH, result->last, 1));
Rob Herringf14d54b2015-03-17 15:46:37 -05001430 flush_dcache_range((unsigned long)list,
Stephen Warren36dad662013-05-24 15:03:17 -06001431 ALIGN_END_ADDR(struct QH, list, 1));
1432
Patrick Georgie55fdac2013-03-06 14:08:31 +00001433 if (enable_periodic(ctrl) < 0) {
1434 debug("FATAL: periodic should never fail, but did");
1435 goto fail3;
1436 }
Hans de Goede8f5f4f72014-09-20 16:51:25 +02001437 ctrl->periodic_schedules++;
Patrick Georgie55fdac2013-03-06 14:08:31 +00001438
1439 debug("Exit create_int_queue\n");
1440 return result;
1441fail3:
Heinrich Schuchardt4b88d6f2020-04-19 12:02:28 +02001442 free(result->tds);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001443fail2:
Heinrich Schuchardt4b88d6f2020-04-19 12:02:28 +02001444 free(result->first);
1445 free(result);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001446fail1:
1447 return NULL;
1448}
1449
Hans de Goede53ca9de2015-05-11 20:43:52 +02001450static void *_ehci_poll_int_queue(struct usb_device *dev,
1451 struct int_queue *queue)
Patrick Georgie55fdac2013-03-06 14:08:31 +00001452{
1453 struct QH *cur = queue->current;
Hans de Goede9db174c2014-09-20 16:51:24 +02001454 struct qTD *cur_td;
Hans de Goede61a5a1c2015-06-18 22:34:33 +02001455 uint32_t token, toggle;
1456 unsigned long pipe = queue->pipe;
Patrick Georgie55fdac2013-03-06 14:08:31 +00001457
1458 /* depleted queue */
1459 if (cur == NULL) {
1460 debug("Exit poll_int_queue with completed queue\n");
1461 return NULL;
1462 }
1463 /* still active */
Hans de Goede9db174c2014-09-20 16:51:24 +02001464 cur_td = &queue->tds[queue->current - queue->first];
Rob Herringf14d54b2015-03-17 15:46:37 -05001465 invalidate_dcache_range((unsigned long)cur_td,
Hans de Goede9db174c2014-09-20 16:51:24 +02001466 ALIGN_END_ADDR(struct qTD, cur_td, 1));
Hans de Goede61a5a1c2015-06-18 22:34:33 +02001467 token = hc32_to_cpu(cur_td->qt_token);
1468 if (QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE) {
1469 debug("Exit poll_int_queue with no completed intr transfer. token is %x\n", token);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001470 return NULL;
1471 }
Hans de Goede61a5a1c2015-06-18 22:34:33 +02001472
1473 toggle = QT_TOKEN_GET_DT(token);
1474 usb_settoggle(dev, usb_pipeendpoint(pipe), usb_pipeout(pipe), toggle);
1475
Patrick Georgie55fdac2013-03-06 14:08:31 +00001476 if (!(cur->qh_link & QH_LINK_TERMINATE))
1477 queue->current++;
1478 else
1479 queue->current = NULL;
Hans de Goede8c5c5ca2014-09-24 14:06:05 +02001480
Rob Herringf14d54b2015-03-17 15:46:37 -05001481 invalidate_dcache_range((unsigned long)cur->buffer,
Hans de Goede8c5c5ca2014-09-24 14:06:05 +02001482 ALIGN_END_ADDR(char, cur->buffer,
1483 queue->elementsize));
1484
Hans de Goede9db174c2014-09-20 16:51:24 +02001485 debug("Exit poll_int_queue with completed intr transfer. token is %x at %p (first at %p)\n",
Hans de Goede61a5a1c2015-06-18 22:34:33 +02001486 token, cur, queue->first);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001487 return cur->buffer;
1488}
1489
1490/* Do not free buffers associated with QHs, they're owned by someone else */
Hans de Goede53ca9de2015-05-11 20:43:52 +02001491static int _ehci_destroy_int_queue(struct usb_device *dev,
1492 struct int_queue *queue)
Patrick Georgie55fdac2013-03-06 14:08:31 +00001493{
Simon Glasscb7cf602015-03-25 12:22:25 -06001494 struct ehci_ctrl *ctrl = ehci_get_ctrl(dev);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001495 int result = -1;
1496 unsigned long timeout;
1497
1498 if (disable_periodic(ctrl) < 0) {
1499 debug("FATAL: periodic should never fail, but did");
1500 goto out;
1501 }
Hans de Goede8f5f4f72014-09-20 16:51:25 +02001502 ctrl->periodic_schedules--;
Patrick Georgie55fdac2013-03-06 14:08:31 +00001503
1504 struct QH *cur = &ctrl->periodic_queue;
1505 timeout = get_timer(0) + 500; /* abort after 500ms */
Adrian Cox29d05872014-04-10 13:29:45 +01001506 while (!(cur->qh_link & cpu_to_hc32(QH_LINK_TERMINATE))) {
Patrick Georgie55fdac2013-03-06 14:08:31 +00001507 debug("considering %p, with qh_link %x\n", cur, cur->qh_link);
1508 if (NEXT_QH(cur) == queue->first) {
1509 debug("found candidate. removing from chain\n");
1510 cur->qh_link = queue->last->qh_link;
Rob Herringf14d54b2015-03-17 15:46:37 -05001511 flush_dcache_range((unsigned long)cur,
Hans de Goede8e00cf62014-09-20 16:51:23 +02001512 ALIGN_END_ADDR(struct QH, cur, 1));
Patrick Georgie55fdac2013-03-06 14:08:31 +00001513 result = 0;
1514 break;
1515 }
1516 cur = NEXT_QH(cur);
1517 if (get_timer(0) > timeout) {
1518 printf("Timeout destroying interrupt endpoint queue\n");
1519 result = -1;
1520 goto out;
1521 }
1522 }
1523
Hans de Goede8f5f4f72014-09-20 16:51:25 +02001524 if (ctrl->periodic_schedules > 0) {
Patrick Georgie55fdac2013-03-06 14:08:31 +00001525 result = enable_periodic(ctrl);
1526 if (result < 0)
1527 debug("FATAL: periodic should never fail, but did");
1528 }
1529
1530out:
1531 free(queue->tds);
1532 free(queue->first);
1533 free(queue);
1534
1535 return result;
1536}
1537
Simon Glasscb7cf602015-03-25 12:22:25 -06001538static int _ehci_submit_int_msg(struct usb_device *dev, unsigned long pipe,
Michal Suchanek1c95b9f2019-08-18 10:55:27 +02001539 void *buffer, int length, int interval,
1540 bool nonblock)
Michael Trimarchi241f7512008-11-28 13:20:46 +01001541{
Patrick Georgie55fdac2013-03-06 14:08:31 +00001542 void *backbuffer;
1543 struct int_queue *queue;
1544 unsigned long timeout;
1545 int result = 0, ret;
1546
Michael Trimarchi241f7512008-11-28 13:20:46 +01001547 debug("dev=%p, pipe=%lu, buffer=%p, length=%d, interval=%d",
1548 dev, pipe, buffer, length, interval);
Benoît Thébaudeau58c4dfb2012-08-09 23:50:44 +02001549
Hans de Goede53ca9de2015-05-11 20:43:52 +02001550 queue = _ehci_create_int_queue(dev, pipe, 1, length, buffer, interval);
Hans de Goede7f7cb732014-09-24 14:06:04 +02001551 if (!queue)
1552 return -1;
Patrick Georgie55fdac2013-03-06 14:08:31 +00001553
1554 timeout = get_timer(0) + USB_TIMEOUT_MS(pipe);
Hans de Goede53ca9de2015-05-11 20:43:52 +02001555 while ((backbuffer = _ehci_poll_int_queue(dev, queue)) == NULL)
Patrick Georgie55fdac2013-03-06 14:08:31 +00001556 if (get_timer(0) > timeout) {
1557 printf("Timeout poll on interrupt endpoint\n");
1558 result = -ETIMEDOUT;
1559 break;
1560 }
1561
1562 if (backbuffer != buffer) {
Rob Herringf14d54b2015-03-17 15:46:37 -05001563 debug("got wrong buffer back (%p instead of %p)\n",
1564 backbuffer, buffer);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001565 return -EINVAL;
1566 }
1567
Hans de Goede53ca9de2015-05-11 20:43:52 +02001568 ret = _ehci_destroy_int_queue(dev, queue);
Patrick Georgie55fdac2013-03-06 14:08:31 +00001569 if (ret < 0)
1570 return ret;
1571
1572 /* everything worked out fine */
1573 return result;
Marek Vasut9b315fe2011-09-25 21:07:56 +02001574}
Simon Glasscb7cf602015-03-25 12:22:25 -06001575
Marek Vasut118a9032020-04-06 14:29:44 +02001576static int _ehci_lock_async(struct ehci_ctrl *ctrl, int lock)
1577{
1578 ctrl->async_locked = lock;
1579
1580 if (lock)
1581 return 0;
1582
1583 return ehci_disable_async(ctrl);
1584}
1585
Sven Schwermer8a3cb9f12018-11-21 08:43:56 +01001586#if !CONFIG_IS_ENABLED(DM_USB)
Simon Glasscb7cf602015-03-25 12:22:25 -06001587int submit_bulk_msg(struct usb_device *dev, unsigned long pipe,
1588 void *buffer, int length)
1589{
1590 return _ehci_submit_bulk_msg(dev, pipe, buffer, length);
1591}
1592
1593int submit_control_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
1594 int length, struct devrequest *setup)
1595{
1596 return _ehci_submit_control_msg(dev, pipe, buffer, length, setup);
1597}
1598
1599int submit_int_msg(struct usb_device *dev, unsigned long pipe,
Michal Suchanek1c95b9f2019-08-18 10:55:27 +02001600 void *buffer, int length, int interval, bool nonblock)
Simon Glasscb7cf602015-03-25 12:22:25 -06001601{
Michal Suchanek1c95b9f2019-08-18 10:55:27 +02001602 return _ehci_submit_int_msg(dev, pipe, buffer, length, interval,
1603 nonblock);
Simon Glasscb7cf602015-03-25 12:22:25 -06001604}
Hans de Goede53ca9de2015-05-11 20:43:52 +02001605
1606struct int_queue *create_int_queue(struct usb_device *dev,
1607 unsigned long pipe, int queuesize, int elementsize,
1608 void *buffer, int interval)
1609{
1610 return _ehci_create_int_queue(dev, pipe, queuesize, elementsize,
1611 buffer, interval);
1612}
1613
1614void *poll_int_queue(struct usb_device *dev, struct int_queue *queue)
1615{
1616 return _ehci_poll_int_queue(dev, queue);
1617}
1618
1619int destroy_int_queue(struct usb_device *dev, struct int_queue *queue)
1620{
1621 return _ehci_destroy_int_queue(dev, queue);
1622}
Marek Vasut118a9032020-04-06 14:29:44 +02001623
1624int usb_lock_async(struct usb_device *dev, int lock)
1625{
1626 struct ehci_ctrl *ctrl = ehci_get_ctrl(dev);
1627
1628 return _ehci_lock_async(ctrl, lock);
1629}
Simon Glassa194b252015-03-25 12:22:29 -06001630#endif
1631
Sven Schwermer8a3cb9f12018-11-21 08:43:56 +01001632#if CONFIG_IS_ENABLED(DM_USB)
Simon Glassa194b252015-03-25 12:22:29 -06001633static int ehci_submit_control_msg(struct udevice *dev, struct usb_device *udev,
1634 unsigned long pipe, void *buffer, int length,
1635 struct devrequest *setup)
1636{
1637 debug("%s: dev='%s', udev=%p, udev->dev='%s', portnr=%d\n", __func__,
1638 dev->name, udev, udev->dev->name, udev->portnr);
1639
1640 return _ehci_submit_control_msg(udev, pipe, buffer, length, setup);
1641}
1642
1643static int ehci_submit_bulk_msg(struct udevice *dev, struct usb_device *udev,
1644 unsigned long pipe, void *buffer, int length)
1645{
1646 debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
1647 return _ehci_submit_bulk_msg(udev, pipe, buffer, length);
1648}
1649
1650static int ehci_submit_int_msg(struct udevice *dev, struct usb_device *udev,
1651 unsigned long pipe, void *buffer, int length,
Michal Suchanek1c95b9f2019-08-18 10:55:27 +02001652 int interval, bool nonblock)
Simon Glassa194b252015-03-25 12:22:29 -06001653{
1654 debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
Michal Suchanek1c95b9f2019-08-18 10:55:27 +02001655 return _ehci_submit_int_msg(udev, pipe, buffer, length, interval,
1656 nonblock);
Simon Glassa194b252015-03-25 12:22:29 -06001657}
1658
Hans de Goede0a7fa272015-05-10 14:10:18 +02001659static struct int_queue *ehci_create_int_queue(struct udevice *dev,
1660 struct usb_device *udev, unsigned long pipe, int queuesize,
1661 int elementsize, void *buffer, int interval)
1662{
1663 debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
1664 return _ehci_create_int_queue(udev, pipe, queuesize, elementsize,
1665 buffer, interval);
1666}
1667
1668static void *ehci_poll_int_queue(struct udevice *dev, struct usb_device *udev,
1669 struct int_queue *queue)
1670{
1671 debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
1672 return _ehci_poll_int_queue(udev, queue);
1673}
1674
1675static int ehci_destroy_int_queue(struct udevice *dev, struct usb_device *udev,
1676 struct int_queue *queue)
1677{
1678 debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
1679 return _ehci_destroy_int_queue(udev, queue);
1680}
1681
Bin Meng0441b872017-09-07 06:13:19 -07001682static int ehci_get_max_xfer_size(struct udevice *dev, size_t *size)
1683{
1684 /*
1685 * EHCD can handle any transfer length as long as there is enough
1686 * free heap space left, hence set the theoretical max number here.
1687 */
1688 *size = SIZE_MAX;
1689
1690 return 0;
1691}
1692
Marek Vasut118a9032020-04-06 14:29:44 +02001693static int ehci_lock_async(struct udevice *dev, int lock)
1694{
1695 struct ehci_ctrl *ctrl = dev_get_priv(dev);
1696
1697 return _ehci_lock_async(ctrl, lock);
1698}
1699
Simon Glassa194b252015-03-25 12:22:29 -06001700int ehci_register(struct udevice *dev, struct ehci_hccr *hccr,
1701 struct ehci_hcor *hcor, const struct ehci_ops *ops,
1702 uint tweaks, enum usb_init_type init)
1703{
Hans de Goede76bc7f42015-05-05 11:54:35 +02001704 struct usb_bus_priv *priv = dev_get_uclass_priv(dev);
Simon Glassa194b252015-03-25 12:22:29 -06001705 struct ehci_ctrl *ctrl = dev_get_priv(dev);
Heinrich Schuchardtab4304b2017-11-20 19:33:39 +01001706 int ret = -1;
Simon Glassa194b252015-03-25 12:22:29 -06001707
1708 debug("%s: dev='%s', ctrl=%p, hccr=%p, hcor=%p, init=%d\n", __func__,
1709 dev->name, ctrl, hccr, hcor, init);
1710
Heinrich Schuchardtab4304b2017-11-20 19:33:39 +01001711 if (!ctrl || !hccr || !hcor)
1712 goto err;
1713
Hans de Goede76bc7f42015-05-05 11:54:35 +02001714 priv->desc_before_addr = true;
1715
Simon Glassa194b252015-03-25 12:22:29 -06001716 ehci_setup_ops(ctrl, ops);
1717 ctrl->hccr = hccr;
1718 ctrl->hcor = hcor;
1719 ctrl->priv = ctrl;
1720
Stephen Warren71eced32015-08-20 17:38:05 -06001721 ctrl->init = init;
1722 if (ctrl->init == USB_INIT_DEVICE)
Simon Glassa194b252015-03-25 12:22:29 -06001723 goto done;
Stephen Warren71eced32015-08-20 17:38:05 -06001724
Simon Glassa194b252015-03-25 12:22:29 -06001725 ret = ehci_reset(ctrl);
1726 if (ret)
1727 goto err;
1728
Mateusz Kulikowski3e13f392016-04-03 13:38:26 +02001729 if (ctrl->ops.init_after_reset) {
1730 ret = ctrl->ops.init_after_reset(ctrl);
Mateusz Kulikowskiaab5a5a2016-03-31 23:12:17 +02001731 if (ret)
1732 goto err;
1733 }
1734
Simon Glassa194b252015-03-25 12:22:29 -06001735 ret = ehci_common_init(ctrl, tweaks);
1736 if (ret)
1737 goto err;
1738done:
1739 return 0;
1740err:
1741 free(ctrl);
1742 debug("%s: failed, ret=%d\n", __func__, ret);
1743 return ret;
1744}
1745
1746int ehci_deregister(struct udevice *dev)
1747{
1748 struct ehci_ctrl *ctrl = dev_get_priv(dev);
1749
Stephen Warren71eced32015-08-20 17:38:05 -06001750 if (ctrl->init == USB_INIT_DEVICE)
1751 return 0;
1752
Simon Glassa194b252015-03-25 12:22:29 -06001753 ehci_shutdown(ctrl);
1754
1755 return 0;
1756}
1757
1758struct dm_usb_ops ehci_usb_ops = {
1759 .control = ehci_submit_control_msg,
1760 .bulk = ehci_submit_bulk_msg,
1761 .interrupt = ehci_submit_int_msg,
Hans de Goede0a7fa272015-05-10 14:10:18 +02001762 .create_int_queue = ehci_create_int_queue,
1763 .poll_int_queue = ehci_poll_int_queue,
1764 .destroy_int_queue = ehci_destroy_int_queue,
Bin Meng0441b872017-09-07 06:13:19 -07001765 .get_max_xfer_size = ehci_get_max_xfer_size,
Marek Vasut118a9032020-04-06 14:29:44 +02001766 .lock_async = ehci_lock_async,
Simon Glassa194b252015-03-25 12:22:29 -06001767};
1768
1769#endif