Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 2 | /* |
Timur Tabi | 32f709e | 2011-04-11 14:18:22 -0500 | [diff] [blame] | 3 | * Copyright 2007-2011 Freescale Semiconductor, Inc. |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | /* |
| 7 | * MPC8610HPCD board configuration file |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #ifndef __CONFIG_H |
| 11 | #define __CONFIG_H |
| 12 | |
Simon Glass | fb64e36 | 2020-05-10 11:40:09 -0600 | [diff] [blame] | 13 | #include <linux/stringify.h> |
| 14 | |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 15 | /* High Level Configuration Options */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 16 | #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ |
| 17 | |
York Sun | 59e7468 | 2007-10-31 14:59:04 -0500 | [diff] [blame] | 18 | /* video */ |
Timur Tabi | 32f709e | 2011-04-11 14:18:22 -0500 | [diff] [blame] | 19 | #define CONFIG_FSL_DIU_FB |
| 20 | |
Timur Tabi | 020edd2 | 2011-02-15 17:09:19 -0600 | [diff] [blame] | 21 | #ifdef CONFIG_FSL_DIU_FB |
| 22 | #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x2c000) |
Timur Tabi | e604463 | 2010-08-31 19:56:43 -0500 | [diff] [blame] | 23 | #define CONFIG_VIDEO_LOGO |
| 24 | #define CONFIG_VIDEO_BMP_LOGO |
York Sun | 59e7468 | 2007-10-31 14:59:04 -0500 | [diff] [blame] | 25 | #endif |
| 26 | |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 27 | #ifdef RUN_DIAG |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 28 | #define CONFIG_SYS_DIAG_ADDR 0xff800000 |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 29 | #endif |
| 30 | |
Becky Bruce | d1cb6cb | 2008-11-03 15:44:01 -0600 | [diff] [blame] | 31 | /* |
| 32 | * virtual address to be used for temporary mappings. There |
| 33 | * should be 128k free at this VA. |
| 34 | */ |
| 35 | #define CONFIG_SYS_SCRATCH_VA 0xc0000000 |
| 36 | |
Robert P. J. Day | a809981 | 2016-05-03 19:52:49 -0400 | [diff] [blame] | 37 | #define CONFIG_PCI1 1 /* PCI controller 1 */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 38 | #define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */ |
| 39 | #define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */ |
| 40 | #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 41 | #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ |
Kumar Gala | 6f2c1e9 | 2008-10-21 18:06:15 -0500 | [diff] [blame] | 42 | #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 43 | |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 44 | #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */ |
| 45 | |
Peter Tyser | 86dee4a | 2010-10-07 22:32:48 -0500 | [diff] [blame] | 46 | #define CONFIG_BAT_RW 1 /* Use common BAT rw code */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 47 | #define CONFIG_ALTIVEC 1 |
| 48 | |
| 49 | /* |
| 50 | * L2CR setup -- make sure this is right for your board! |
| 51 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 52 | #define CONFIG_SYS_L2 |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 53 | #define L2_INIT 0 |
York Sun | b714517 | 2007-10-29 13:58:39 -0500 | [diff] [blame] | 54 | #define L2_ENABLE (L2CR_L2E |0x00100000 ) |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 55 | |
| 56 | #ifndef CONFIG_SYS_CLK_FREQ |
| 57 | #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) |
| 58 | #endif |
| 59 | |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 60 | /* |
| 61 | * Base addresses -- Note these are effective addresses where the |
| 62 | * actual resources get mapped (not physical addresses) |
| 63 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 64 | #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */ |
| 65 | #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 66 | |
Jon Loeliger | ab6960f | 2008-11-20 14:02:56 -0600 | [diff] [blame] | 67 | #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR |
| 68 | #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0 |
Kumar Gala | a37b9ce | 2009-08-05 07:59:35 -0500 | [diff] [blame] | 69 | #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW |
Jon Loeliger | ab6960f | 2008-11-20 14:02:56 -0600 | [diff] [blame] | 70 | |
Jon Loeliger | 54634b4 | 2008-08-26 15:01:36 -0500 | [diff] [blame] | 71 | /* DDR Setup */ |
Jon Loeliger | 54634b4 | 2008-08-26 15:01:36 -0500 | [diff] [blame] | 72 | #define CONFIG_SPD_EEPROM /* Use SPD for DDR */ |
| 73 | #define CONFIG_DDR_SPD |
| 74 | |
| 75 | #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ |
| 76 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
| 77 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 78 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ |
| 79 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
Becky Bruce | d1cb6cb | 2008-11-03 15:44:01 -0600 | [diff] [blame] | 80 | #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 81 | #define CONFIG_VERY_BIG_RAM |
| 82 | |
Jon Loeliger | 54634b4 | 2008-08-26 15:01:36 -0500 | [diff] [blame] | 83 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
| 84 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) |
| 85 | |
Kumar Gala | c68e86c | 2011-01-31 22:18:47 -0600 | [diff] [blame] | 86 | #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 87 | |
Jon Loeliger | 54634b4 | 2008-08-26 15:01:36 -0500 | [diff] [blame] | 88 | /* These are used when DDR doesn't use SPD. */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 89 | #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 90 | |
| 91 | #if 0 /* TODO */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 92 | #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F |
| 93 | #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */ |
| 94 | #define CONFIG_SYS_DDR_TIMING_3 0x00000000 |
| 95 | #define CONFIG_SYS_DDR_TIMING_0 0x00260802 |
| 96 | #define CONFIG_SYS_DDR_TIMING_1 0x3935d322 |
| 97 | #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8 |
| 98 | #define CONFIG_SYS_DDR_MODE_1 0x00480432 |
| 99 | #define CONFIG_SYS_DDR_MODE_2 0x00000000 |
| 100 | #define CONFIG_SYS_DDR_INTERVAL 0x06180100 |
| 101 | #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef |
| 102 | #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 |
| 103 | #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000 |
| 104 | #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000 |
| 105 | #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */ |
| 106 | #define CONFIG_SYS_DDR_CONTROL2 0x04400010 |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 107 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 108 | #define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000 |
| 109 | #define CONFIG_SYS_DDR_ERR_DIS 0x00000000 |
| 110 | #define CONFIG_SYS_DDR_SBE 0x000f0000 |
Jon Loeliger | 54634b4 | 2008-08-26 15:01:36 -0500 | [diff] [blame] | 111 | |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 112 | #endif |
Jon Loeliger | 54634b4 | 2008-08-26 15:01:36 -0500 | [diff] [blame] | 113 | |
Jon Loeliger | 4eab623 | 2008-01-15 13:42:41 -0600 | [diff] [blame] | 114 | #define CONFIG_ID_EEPROM |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 115 | #define CONFIG_SYS_I2C_EEPROM_NXID |
Jean-Christophe PLAGNIOL-VILLARD | 8349c72 | 2008-08-30 23:54:58 +0200 | [diff] [blame] | 116 | #define CONFIG_ID_EEPROM |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 117 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 |
| 118 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 119 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 120 | #define CONFIG_SYS_FLASH_BASE 0xf0000000 /* start of FLASH 128M */ |
| 121 | #define CONFIG_SYS_FLASH_BASE2 0xf8000000 |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 122 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 123 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2} |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 124 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 125 | #define CONFIG_SYS_BR0_PRELIM 0xf8001001 /* port size 16bit */ |
| 126 | #define CONFIG_SYS_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 127 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 128 | #define CONFIG_SYS_BR1_PRELIM 0xf0001001 /* port size 16bit */ |
| 129 | #define CONFIG_SYS_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 130 | #if 0 /* TODO */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 131 | #define CONFIG_SYS_BR2_PRELIM 0xf0000000 |
| 132 | #define CONFIG_SYS_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 133 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 134 | #define CONFIG_SYS_BR3_PRELIM 0xe8000801 /* port size 8bit */ |
| 135 | #define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 136 | |
Jason Jin | 33df3e2 | 2007-10-29 19:26:21 +0800 | [diff] [blame] | 137 | #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 138 | #define PIXIS_BASE 0xe8000000 /* PIXIS registers */ |
| 139 | #define PIXIS_ID 0x0 /* Board ID at offset 0 */ |
| 140 | #define PIXIS_VER 0x1 /* Board version at offset 1 */ |
| 141 | #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */ |
| 142 | #define PIXIS_RST 0x4 /* PIXIS Reset Control register */ |
| 143 | #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */ |
| 144 | #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */ |
York Sun | b714517 | 2007-10-29 13:58:39 -0500 | [diff] [blame] | 145 | #define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 146 | #define PIXIS_VCTL 0x10 /* VELA Control Register */ |
| 147 | #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */ |
| 148 | #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */ |
| 149 | #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */ |
| 150 | #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */ |
| 151 | #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */ |
| 152 | #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */ |
| 153 | #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */ |
Timur Tabi | 7ba8b32 | 2010-03-31 17:44:13 -0500 | [diff] [blame] | 154 | #define CONFIG_SYS_PIXIS_VBOOT_MASK 0xC0 /* Reset altbank mask */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 155 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 156 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ |
| 157 | #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 158 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 159 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 160 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 161 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 162 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
Becky Bruce | 2a97867 | 2008-11-05 14:55:35 -0600 | [diff] [blame] | 163 | #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 164 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 165 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 166 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 167 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 168 | #define CONFIG_SYS_RAMBOOT |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 169 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 170 | #undef CONFIG_SYS_RAMBOOT |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 171 | #endif |
| 172 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 173 | #if defined(CONFIG_SYS_RAMBOOT) |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 174 | #undef CONFIG_SPD_EEPROM |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 175 | #define CONFIG_SYS_SDRAM_SIZE 256 |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 176 | #endif |
| 177 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 178 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 179 | #ifndef CONFIG_SYS_INIT_RAM_LOCK |
| 180 | #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 181 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 182 | #define CONFIG_SYS_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 183 | #endif |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 184 | #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 185 | |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 186 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 188 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 189 | #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */ |
| 190 | #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 191 | |
| 192 | /* Serial Port */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 193 | #define CONFIG_SYS_NS16550_SERIAL |
| 194 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 195 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 196 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 197 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 198 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} |
| 199 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 200 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) |
| 201 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 202 | |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 203 | /* maximum size of the flat tree (8K) */ |
| 204 | #define OF_FLAT_TREE_MAX_SIZE 8192 |
| 205 | |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 206 | /* |
| 207 | * I2C |
| 208 | */ |
Heiko Schocher | f285074 | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 209 | #define CONFIG_SYS_I2C |
| 210 | #define CONFIG_SYS_I2C_FSL |
| 211 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 212 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 213 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
| 214 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 215 | |
| 216 | /* |
| 217 | * General PCI |
| 218 | * Addresses are mapped 1-1. |
| 219 | */ |
Becky Bruce | 47d20df | 2008-12-03 22:36:44 -0600 | [diff] [blame] | 220 | #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000 |
| 221 | #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BUS |
| 222 | #define CONFIG_SYS_PCI1_MEM_VIRT CONFIG_SYS_PCI1_MEM_BUS |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 223 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ |
Becky Bruce | 47d20df | 2008-12-03 22:36:44 -0600 | [diff] [blame] | 224 | #define CONFIG_SYS_PCI1_IO_BUS 0x0000000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 225 | #define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000 |
Becky Bruce | 47d20df | 2008-12-03 22:36:44 -0600 | [diff] [blame] | 226 | #define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 227 | #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 228 | |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 229 | /* controller 1, Base address 0xa000 */ |
Kumar Gala | d0142ce | 2010-12-17 10:42:33 -0600 | [diff] [blame] | 230 | #define CONFIG_SYS_PCIE1_NAME "ULI" |
Becky Bruce | 47d20df | 2008-12-03 22:36:44 -0600 | [diff] [blame] | 231 | #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000 |
| 232 | #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 233 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ |
Becky Bruce | 47d20df | 2008-12-03 22:36:44 -0600 | [diff] [blame] | 234 | #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 235 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000 |
| 236 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 237 | |
| 238 | /* controller 2, Base Address 0x9000 */ |
Kumar Gala | d0142ce | 2010-12-17 10:42:33 -0600 | [diff] [blame] | 239 | #define CONFIG_SYS_PCIE2_NAME "Slot 1" |
Becky Bruce | 47d20df | 2008-12-03 22:36:44 -0600 | [diff] [blame] | 240 | #define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000 |
| 241 | #define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 242 | #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ |
Becky Bruce | 47d20df | 2008-12-03 22:36:44 -0600 | [diff] [blame] | 243 | #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 /* reuse mem LAW */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 244 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xe2000000 |
| 245 | #define CONFIG_SYS_PCIE2_IO_SIZE 0x00100000 /* 1M */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 246 | |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 247 | #if defined(CONFIG_PCI) |
| 248 | |
| 249 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
| 250 | |
Roy Zang | 4ef10e5 | 2008-01-15 16:38:38 +0800 | [diff] [blame] | 251 | #define CONFIG_ULI526X |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 252 | |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 253 | /************************************************************ |
| 254 | * USB support |
| 255 | ************************************************************/ |
York Sun | 59e7468 | 2007-10-31 14:59:04 -0500 | [diff] [blame] | 256 | #define CONFIG_PCI_OHCI 1 |
| 257 | #define CONFIG_USB_OHCI_NEW 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 258 | #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" |
| 259 | #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 |
| 260 | #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 261 | |
| 262 | #if !defined(CONFIG_PCI_PNP) |
| 263 | #define PCI_ENET0_IOADDR 0xe0000000 |
| 264 | #define PCI_ENET0_MEMADDR 0xe0000000 |
| 265 | #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ |
| 266 | #endif |
| 267 | |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 268 | #ifdef CONFIG_SCSI_AHCI |
| 269 | #define CONFIG_SATA_ULI5288 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 270 | #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 |
| 271 | #define CONFIG_SYS_SCSI_MAX_LUN 1 |
| 272 | #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 273 | #endif |
| 274 | |
| 275 | #endif /* CONFIG_PCI */ |
| 276 | |
| 277 | /* |
| 278 | * BAT0 2G Cacheable, non-guarded |
| 279 | * 0x0000_0000 2G DDR |
| 280 | */ |
Timur Tabi | 107e9cd | 2010-03-29 12:51:07 -0500 | [diff] [blame] | 281 | #define CONFIG_SYS_DBAT0L (BATL_PP_RW) |
| 282 | #define CONFIG_SYS_IBAT0L (BATL_PP_RW) |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 283 | |
| 284 | /* |
| 285 | * BAT1 1G Cache-inhibited, guarded |
| 286 | * 0x8000_0000 256M PCI-1 Memory |
| 287 | * 0xa000_0000 256M PCI-Express 1 Memory |
| 288 | * 0x9000_0000 256M PCI-Express 2 Memory |
| 289 | */ |
| 290 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 291 | #define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 292 | | BATL_GUARDEDSTORAGE) |
Becky Bruce | 47d20df | 2008-12-03 22:36:44 -0600 | [diff] [blame] | 293 | #define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 294 | #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) |
| 295 | #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 296 | |
| 297 | /* |
Jason Jin | 80dff48 | 2007-10-26 18:31:59 +0800 | [diff] [blame] | 298 | * BAT2 16M Cache-inhibited, guarded |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 299 | * 0xe100_0000 1M PCI-1 I/O |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 300 | */ |
| 301 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 302 | #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 303 | | BATL_GUARDEDSTORAGE) |
Becky Bruce | 47d20df | 2008-12-03 22:36:44 -0600 | [diff] [blame] | 304 | #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 305 | #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) |
| 306 | #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 307 | |
| 308 | /* |
Becky Bruce | 7e554a3 | 2008-11-02 18:19:32 -0600 | [diff] [blame] | 309 | * BAT3 4M Cache-inhibited, guarded |
| 310 | * 0xe000_0000 4M CCSR |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 311 | */ |
| 312 | |
Becky Bruce | 7e554a3 | 2008-11-02 18:19:32 -0600 | [diff] [blame] | 313 | #define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 314 | | BATL_GUARDEDSTORAGE) |
Becky Bruce | 7e554a3 | 2008-11-02 18:19:32 -0600 | [diff] [blame] | 315 | #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP) |
| 316 | #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 317 | #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 318 | |
Jon Loeliger | ab6960f | 2008-11-20 14:02:56 -0600 | [diff] [blame] | 319 | #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR) |
| 320 | #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ |
| 321 | | BATL_PP_RW | BATL_CACHEINHIBIT \ |
| 322 | | BATL_GUARDEDSTORAGE) |
| 323 | #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \ |
| 324 | | BATU_BL_1M | BATU_VS | BATU_VP) |
| 325 | #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ |
| 326 | | BATL_PP_RW | BATL_CACHEINHIBIT) |
| 327 | #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU |
| 328 | #endif |
| 329 | |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 330 | /* |
Becky Bruce | 7e554a3 | 2008-11-02 18:19:32 -0600 | [diff] [blame] | 331 | * BAT4 32M Cache-inhibited, guarded |
| 332 | * 0xe200_0000 1M PCI-Express 2 I/O |
| 333 | * 0xe300_0000 1M PCI-Express 1 I/O |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 334 | */ |
Becky Bruce | 7e554a3 | 2008-11-02 18:19:32 -0600 | [diff] [blame] | 335 | |
| 336 | #define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 337 | | BATL_GUARDEDSTORAGE) |
Becky Bruce | 7e554a3 | 2008-11-02 18:19:32 -0600 | [diff] [blame] | 338 | #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP) |
| 339 | #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 340 | #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 341 | |
| 342 | /* |
| 343 | * BAT5 128K Cacheable, non-guarded |
| 344 | * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory) |
| 345 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 346 | #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) |
| 347 | #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) |
| 348 | #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L |
| 349 | #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 350 | |
| 351 | /* |
| 352 | * BAT6 256M Cache-inhibited, guarded |
| 353 | * 0xf000_0000 256M FLASH |
| 354 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 355 | #define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 356 | | BATL_GUARDEDSTORAGE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 357 | #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP) |
| 358 | #define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE) |
| 359 | #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 360 | |
Becky Bruce | 2a97867 | 2008-11-05 14:55:35 -0600 | [diff] [blame] | 361 | /* Map the last 1M of flash where we're running from reset */ |
| 362 | #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ |
| 363 | | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 364 | #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP) |
Becky Bruce | 2a97867 | 2008-11-05 14:55:35 -0600 | [diff] [blame] | 365 | #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ |
| 366 | | BATL_MEMCOHERENCE) |
| 367 | #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY |
| 368 | |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 369 | /* |
| 370 | * BAT7 4M Cache-inhibited, guarded |
| 371 | * 0xe800_0000 4M PIXIS |
| 372 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 373 | #define CONFIG_SYS_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 374 | | BATL_GUARDEDSTORAGE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 375 | #define CONFIG_SYS_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP) |
| 376 | #define CONFIG_SYS_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) |
| 377 | #define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 378 | |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 379 | /* |
| 380 | * Environment |
| 381 | */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 382 | |
| 383 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 384 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 385 | |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 386 | /* |
| 387 | * BOOTP options |
| 388 | */ |
| 389 | #define CONFIG_BOOTP_BOOTFILESIZE |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 390 | |
Jason Jin | 6c71b94 | 2008-05-13 11:50:36 +0800 | [diff] [blame] | 391 | #define CONFIG_WATCHDOG /* watchdog enabled */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 392 | #define CONFIG_SYS_WATCHDOG_FREQ 5000 /* Feed interval, 5s */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 393 | |
| 394 | /* |
| 395 | * Miscellaneous configurable options |
| 396 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 397 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 398 | |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 399 | /* |
| 400 | * For booting Linux, the board info and command line data |
| 401 | * have to be in the first 8 MB of memory, since this is |
| 402 | * the maximum mapped by the Linux kernel during initialization. |
| 403 | */ |
Scott Wood | 0c431f7 | 2016-07-19 17:51:55 -0500 | [diff] [blame] | 404 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/ |
| 405 | #define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 406 | |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 407 | #if defined(CONFIG_CMD_KGDB) |
| 408 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 409 | #endif |
| 410 | |
| 411 | /* |
| 412 | * Environment Configuration |
| 413 | */ |
| 414 | #define CONFIG_IPADDR 192.168.1.100 |
| 415 | |
Mario Six | 790d844 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 416 | #define CONFIG_HOSTNAME "unknown" |
Joe Hershberger | 257ff78 | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 417 | #define CONFIG_ROOTPATH "/opt/nfsroot" |
Joe Hershberger | e4da248 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 418 | #define CONFIG_BOOTFILE "uImage" |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 419 | #define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin |
| 420 | |
| 421 | #define CONFIG_SERVERIP 192.168.1.1 |
| 422 | #define CONFIG_GATEWAYIP 192.168.1.1 |
| 423 | #define CONFIG_NETMASK 255.255.255.0 |
| 424 | |
| 425 | /* default location for tftp and bootm */ |
Scott Wood | 0c431f7 | 2016-07-19 17:51:55 -0500 | [diff] [blame] | 426 | #define CONFIG_LOADADDR 0x10000000 |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 427 | |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 428 | #if defined(CONFIG_PCI1) |
| 429 | #define PCI_ENV \ |
| 430 | "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \ |
| 431 | "echo e;md ${a}e00 9\0" \ |
| 432 | "pci1regs=setenv a e0008; run pcireg\0" \ |
| 433 | "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \ |
| 434 | "pci d.w $b.0 56 1\0" \ |
| 435 | "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \ |
| 436 | "pci w.w $b.0 56 ffff\0" \ |
| 437 | "pci1err=setenv a e0008; run pcierr\0" \ |
| 438 | "pci1errc=setenv a e0008; run pcierrc\0" |
| 439 | #else |
| 440 | #define PCI_ENV "" |
| 441 | #endif |
| 442 | |
| 443 | #if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2) |
| 444 | #define PCIE_ENV \ |
| 445 | "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \ |
| 446 | "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \ |
| 447 | "pcie1regs=setenv a e000a; run pciereg\0" \ |
| 448 | "pcie2regs=setenv a e0009; run pciereg\0" \ |
| 449 | "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\ |
| 450 | "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \ |
| 451 | "pci d $b.0 130 1\0" \ |
| 452 | "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\ |
| 453 | "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \ |
| 454 | "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \ |
| 455 | "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \ |
| 456 | "pcie1err=setenv a e000a; run pcieerr\0" \ |
| 457 | "pcie2err=setenv a e0009; run pcieerr\0" \ |
| 458 | "pcie1errc=setenv a e000a; run pcieerrc\0" \ |
| 459 | "pcie2errc=setenv a e0009; run pcieerrc\0" |
| 460 | #else |
| 461 | #define PCIE_ENV "" |
| 462 | #endif |
| 463 | |
| 464 | #define DMA_ENV \ |
| 465 | "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\ |
| 466 | "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \ |
| 467 | "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\ |
| 468 | "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \ |
| 469 | "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\ |
| 470 | "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \ |
| 471 | "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\ |
| 472 | "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0" |
| 473 | |
York Sun | 98698c3 | 2007-10-29 13:57:53 -0500 | [diff] [blame] | 474 | #ifdef ENV_DEBUG |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 475 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 476 | "netdev=eth0\0" \ |
| 477 | "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ |
| 478 | "tftpflash=tftpboot $loadaddr $uboot; " \ |
| 479 | "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 480 | " +$filesize; " \ |
| 481 | "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 482 | " +$filesize; " \ |
| 483 | "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 484 | " $filesize; " \ |
| 485 | "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 486 | " +$filesize; " \ |
| 487 | "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 488 | " $filesize\0" \ |
| 489 | "consoledev=ttyS0\0" \ |
Scott Wood | 0c431f7 | 2016-07-19 17:51:55 -0500 | [diff] [blame] | 490 | "ramdiskaddr=0x18000000\0" \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 491 | "ramdiskfile=8610hpcd/ramdisk.uboot\0" \ |
Scott Wood | 0c431f7 | 2016-07-19 17:51:55 -0500 | [diff] [blame] | 492 | "fdtaddr=0x17c00000\0" \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 493 | "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \ |
| 494 | "bdev=sda3\0" \ |
| 495 | "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \ |
| 496 | "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \ |
| 497 | "maxcpus=1" \ |
| 498 | "eoi=mw e00400b0 0\0" \ |
| 499 | "iack=md e00400a0 1\0" \ |
| 500 | "ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 501 | "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \ |
| 502 | "md ${a}f00 5\0" \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 503 | "ddr1regs=setenv a e0002; run ddrreg\0" \ |
| 504 | "gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 505 | "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \ |
| 506 | "md ${a}e60 1; md ${a}ef0 1d\0" \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 507 | "guregs=setenv a e00e0; run gureg\0" \ |
| 508 | "mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \ |
| 509 | "mcmregs=setenv a e0001; run mcmreg\0" \ |
| 510 | "diuregs=md e002c000 1d\0" \ |
| 511 | "dium=mw e002c01c\0" \ |
| 512 | "diuerr=md e002c014 1\0" \ |
| 513 | "pmregs=md e00e1000 2b\0" \ |
| 514 | "lawregs=md e0000c08 4b\0" \ |
| 515 | "lbcregs=md e0005000 36\0" \ |
| 516 | "dma0regs=md e0021100 12\0" \ |
| 517 | "dma1regs=md e0021180 12\0" \ |
| 518 | "dma2regs=md e0021200 12\0" \ |
| 519 | "dma3regs=md e0021280 12\0" \ |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 520 | PCI_ENV \ |
| 521 | PCIE_ENV \ |
| 522 | DMA_ENV |
York Sun | 98698c3 | 2007-10-29 13:57:53 -0500 | [diff] [blame] | 523 | #else |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 524 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 525 | "netdev=eth0\0" \ |
| 526 | "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ |
| 527 | "consoledev=ttyS0\0" \ |
Scott Wood | 0c431f7 | 2016-07-19 17:51:55 -0500 | [diff] [blame] | 528 | "ramdiskaddr=0x18000000\0" \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 529 | "ramdiskfile=8610hpcd/ramdisk.uboot\0" \ |
Scott Wood | 0c431f7 | 2016-07-19 17:51:55 -0500 | [diff] [blame] | 530 | "fdtaddr=0x17c00000\0" \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 531 | "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \ |
| 532 | "bdev=sda3\0" |
York Sun | 98698c3 | 2007-10-29 13:57:53 -0500 | [diff] [blame] | 533 | #endif |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 534 | |
| 535 | #define CONFIG_NFSBOOTCOMMAND \ |
| 536 | "setenv bootargs root=/dev/nfs rw " \ |
| 537 | "nfsroot=$serverip:$rootpath " \ |
| 538 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ |
| 539 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 540 | "tftp $loadaddr $bootfile;" \ |
Jon Loeliger | 6bb38c4 | 2008-01-04 12:07:27 -0600 | [diff] [blame] | 541 | "tftp $fdtaddr $fdtfile;" \ |
| 542 | "bootm $loadaddr - $fdtaddr" |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 543 | |
| 544 | #define CONFIG_RAMBOOTCOMMAND \ |
| 545 | "setenv bootargs root=/dev/ram rw " \ |
| 546 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 547 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 548 | "tftp $loadaddr $bootfile;" \ |
Jon Loeliger | 6bb38c4 | 2008-01-04 12:07:27 -0600 | [diff] [blame] | 549 | "tftp $fdtaddr $fdtfile;" \ |
| 550 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 551 | |
| 552 | #define CONFIG_BOOTCOMMAND \ |
| 553 | "setenv bootargs root=/dev/$bdev rw " \ |
| 554 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 555 | "tftp $loadaddr $bootfile;" \ |
Jon Loeliger | 6bb38c4 | 2008-01-04 12:07:27 -0600 | [diff] [blame] | 556 | "tftp $fdtaddr $fdtfile;" \ |
| 557 | "bootm $loadaddr - $fdtaddr" |
Jon Loeliger | 3b971c9 | 2007-10-16 15:26:51 -0500 | [diff] [blame] | 558 | |
| 559 | #endif /* __CONFIG_H */ |