blob: 38570e4cfb98a1d6e11621ff2574bbda91c271ae [file] [log] [blame]
wdenk174e0e52003-12-07 22:27:15 +00001/*
2 * (C) Copyright 2003
3 * MuLogic B.V.
4 *
5 * (C) Copyright 2002
6 * Simple Network Magic Corporation
7 *
8 * (C) Copyright 2000
9 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30/*
31 * board/config.h - configuration options, board specific
32 */
33
34#ifndef __CONFIG_H
35#define __CONFIG_H
36
37/* various debug settings */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020038#undef CONFIG_SYS_DEVICE_NULLDEV /* null device */
wdenk174e0e52003-12-07 22:27:15 +000039#undef CONFIG_SILENT_CONSOLE /* silent console */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020040#undef CONFIG_SYS_CONSOLE_INFO_QUIET /* silent console ? */
wdenk174e0e52003-12-07 22:27:15 +000041#undef DEBUG_FLASH /* debug flash code */
42#undef FLASH_DEBUG /* debug fash code */
43#undef DEBUG_ENV /* debug environment code */
44
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020045#define CONFIG_SYS_DIRECT_FLASH_TFTP 1 /* allow direct tftp to flash */
wdenk174e0e52003-12-07 22:27:15 +000046#define CONFIG_ENV_OVERWRITE 1 /* allow overwrite MAC address */
47
48
wdenk174e0e52003-12-07 22:27:15 +000049/*
50 * High Level Configuration Options
51 * (easy to change)
52 */
53
54#define CONFIG_MPC860 1 /* This is a MPC860 CPU */
55#define CONFIG_QS860T 1 /* ...on a QS860T module */
56
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020057/* Start address of 512K Socketed Flash */
58#define CONFIG_SYS_TEXT_BASE 0xFFF00000
59
wdenk174e0e52003-12-07 22:27:15 +000060#define CONFIG_FEC_ENET 1 /* FEC 10/100BaseT ethernet */
Marian Balakowiczaab8c492005-10-28 22:30:33 +020061#define CONFIG_MII
wdenk174e0e52003-12-07 22:27:15 +000062#define FEC_INTERRUPT SIU_LEVEL1
63#undef CONFIG_SCC1_ENET /* SCC1 10BaseT ethernet */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064#define CONFIG_SYS_DISCOVER_PHY
wdenk174e0e52003-12-07 22:27:15 +000065
66#undef CONFIG_8xx_CONS_SMC1
67#define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC */
68#undef CONFIG_8xx_CONS_NONE
69
70#define CONFIG_BAUDRATE 38400 /* console baudrate = 38.4kbps */
71
72#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
73
74/* Pass clocks to Linux 2.4.18 in Hz */
75#undef CONFIG_CLOCKS_IN_MHZ /* clocks passsed to Linux in MHz */
76
77#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +010078 "echo 'Type \\\"run flash_nfs\\\" to mount root filesystem over NFS';" \
wdenk174e0e52003-12-07 22:27:15 +000079 "echo"
80
81#undef CONFIG_BOOTARGS
82/* TODO compare against CADM860 */
83#define CONFIG_BOOTCOMMAND "bootp; " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010084 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
85 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenk174e0e52003-12-07 22:27:15 +000086 "bootm"
87
88#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenk174e0e52003-12-07 22:27:15 +000090
91#undef CONFIG_WATCHDOG /* watchdog disabled */
92
93#undef CONFIG_STATUS_LED /* Status LED disabled */
94
95#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
96
Jon Loeliger7846bb22007-07-09 21:31:24 -050097/*
98 * BOOTP options
99 */
100#define CONFIG_BOOTP_SUBNETMASK
101#define CONFIG_BOOTP_GATEWAY
102#define CONFIG_BOOTP_HOSTNAME
103#define CONFIG_BOOTP_BOOTPATH
104#define CONFIG_BOOTP_BOOTFILESIZE
105
wdenk174e0e52003-12-07 22:27:15 +0000106
107#define CONFIG_MAC_PARTITION
108#define CONFIG_DOS_PARTITION
109
110#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
111
wdenk174e0e52003-12-07 22:27:15 +0000112
Jon Loeligerf8d740e2007-07-08 14:55:07 -0500113/*
114 * Command line configuration.
115 */
116#include <config_cmd_default.h>
117
118#define CONFIG_CMD_REGINFO
119#define CONFIG_CMD_IMMAP
120#define CONFIG_CMD_ASKENV
121#define CONFIG_CMD_NET
122#define CONFIG_CMD_DHCP
123#define CONFIG_CMD_DATE
wdenk174e0e52003-12-07 22:27:15 +0000124
125
126/* TODO */
127#if 0
128/* Look at these */
129CONFIG_IPADDR
130CONFIG_SERVERIP
131CONFIG_I2C
132CONFIG_SPI
133#endif
134
135/*
136 * Environment variable storage is in NVRAM
137 */
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +0200138#define CONFIG_ENV_IS_IN_NVRAM 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200139#define CONFIG_ENV_SIZE 0x00001000 /* We use only the last 4K for PPCBoot */
140#define CONFIG_ENV_ADDR 0xD100E000
wdenk174e0e52003-12-07 22:27:15 +0000141
142/*
143 * Miscellaneous configurable options
144 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_LONGHELP /* undef to save memory */
146#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
wdenk174e0e52003-12-07 22:27:15 +0000147
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_HUSH_PARSER 1 /* use "hush" command parser */
wdenk174e0e52003-12-07 22:27:15 +0000149
Jon Loeligerf8d740e2007-07-08 14:55:07 -0500150#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk174e0e52003-12-07 22:27:15 +0000152#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk174e0e52003-12-07 22:27:15 +0000154#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
156#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
157#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk174e0e52003-12-07 22:27:15 +0000158
159/* TODO - size? */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works */
161#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenk174e0e52003-12-07 22:27:15 +0000162
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk174e0e52003-12-07 22:27:15 +0000164
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk174e0e52003-12-07 22:27:15 +0000166
wdenk174e0e52003-12-07 22:27:15 +0000167/*-----------------------------------------------------------------------
168 * Low Level Configuration Settings
169 * (address mappings, register initial values, etc.)
170 * You should know what you are doing if you make changes here.
171 */
172/*-----------------------------------------------------------------------
173 * Internal Memory Mapped Register
174 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_IMMR 0xF0000000
wdenk174e0e52003-12-07 22:27:15 +0000176
177/*-----------------------------------------------------------------------
178 * Definitions for initial stack pointer and data area (in DPRAM)
179 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200181#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200182#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk174e0e52003-12-07 22:27:15 +0000184
185/*-----------------------------------------------------------------------
186 * Start addresses for the final memory configuration
187 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk174e0e52003-12-07 22:27:15 +0000189 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_SDRAM_BASE 0x00000000
191#define CONFIG_SYS_FLASH_BASE 0xFFF00000
wdenk174e0e52003-12-07 22:27:15 +0000192
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
194#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
195#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenk174e0e52003-12-07 22:27:15 +0000196
197/*
198 * For booting Linux, the board info and command line data
199 * have to be in the first 8 MB of memory, since this is
200 * the maximum mapped by the Linux kernel during initialization.
201 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk174e0e52003-12-07 22:27:15 +0000203
204/* TODO flash parameters */
205/*-----------------------------------------------------------------------
206 * FLASH organization for Intel Strataflash
207 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_FLASH_16BIT 1 /* 16-bit wide flash memory */
209#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
210#define CONFIG_SYS_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
wdenk174e0e52003-12-07 22:27:15 +0000211
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
213#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenk174e0e52003-12-07 22:27:15 +0000214
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200215#undef CONFIG_ENV_IS_IN_FLASH
wdenk174e0e52003-12-07 22:27:15 +0000216
217/*-----------------------------------------------------------------------
218 * Cache Configuration
219 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeligerf8d740e2007-07-08 14:55:07 -0500221#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenk174e0e52003-12-07 22:27:15 +0000223#endif
224
225/*-----------------------------------------------------------------------
226 * SYPCR - System Protection Control 11-9
227 * SYPCR can only be written once after reset!
228 *-----------------------------------------------------------------------
229 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
230 */
231#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_SYPCR (0xFFFFFF88 | SYPCR_SWE | SYPCR_SWRI)
wdenk174e0e52003-12-07 22:27:15 +0000233#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_SYPCR 0xFFFFFF88
wdenk174e0e52003-12-07 22:27:15 +0000235#endif
236
237/*-----------------------------------------------------------------------
238 * SIUMCR - SIU Module Configuration 11-6
239 *-----------------------------------------------------------------------
240 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_SIUMCR 0x00620000
wdenk174e0e52003-12-07 22:27:15 +0000242
243/*-----------------------------------------------------------------------
244 * TBSCR - Time Base Status and Control 11-26
245 *-----------------------------------------------------------------------
246 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_TBSCR 0x00C3
wdenk174e0e52003-12-07 22:27:15 +0000248
249/*-----------------------------------------------------------------------
250 * RTCSC - Real-Time Clock Status and Control Register 11-27
251 *-----------------------------------------------------------------------
252 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
wdenk174e0e52003-12-07 22:27:15 +0000254
255/*-----------------------------------------------------------------------
256 * PISCR - Periodic Interrupt Status and Control 11-31
257 *-----------------------------------------------------------------------
258 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_PISCR 0x0082
wdenk174e0e52003-12-07 22:27:15 +0000260
261/*-----------------------------------------------------------------------
262 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
263 *-----------------------------------------------------------------------
264 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_PLPRCR 0x0090D000
wdenk174e0e52003-12-07 22:27:15 +0000266
267/*-----------------------------------------------------------------------
268 * SCCR - System Clock and reset Control Register 15-27
269 *-----------------------------------------------------------------------
270 */
271#define SCCR_MASK SCCR_EBDF11
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200272#define CONFIG_SYS_SCCR 0x02000000
wdenk174e0e52003-12-07 22:27:15 +0000273
274
275/*-----------------------------------------------------------------------
276 * Debug Enable Register
277 * 0x73E67C0F - All interrupts handled by BDM
278 * 0x00824001 - Only interrupts needed by MWDebug.exe handled by BDM
279 *-----------------------------------------------------------------------
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200280#define CONFIG_SYS_DER 0x73E67C0F
wdenk174e0e52003-12-07 22:27:15 +0000281*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200282#define CONFIG_SYS_DER 0x0082400F
wdenk174e0e52003-12-07 22:27:15 +0000283
284
285/*-----------------------------------------------------------------------
286 * Memory Controller Initialization Constants
287 *-----------------------------------------------------------------------
288 */
289
290/*
291 * BR0 and OR0 (AMD 512K Socketed FLASH)
292 * Base address = 0xFFF0_0000 - 0xFFF7_FFFF (After relocation)
293 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294#define CONFIG_SYS_PRELIM_OR_AM
295#define CONFIG_SYS_OR_TIMING_FLASH
wdenk174e0e52003-12-07 22:27:15 +0000296
297#define FLASH_BASE0_PRELIM 0xFFF00001
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_OR0_PRELIM 0xFFF80D42
299#define CONFIG_SYS_BR0_PRELIM 0xFFF00401
wdenk174e0e52003-12-07 22:27:15 +0000300
301
302/*
303 * BR1 and OR1 (Intel 8M StrataFLASH)
304 * Base address = 0xD000_0000 - 0xD07F_FFFF
305 */
306
307#define FLASH_BASE1_PRELIM 0xD0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200308#define CONFIG_SYS_OR1_PRELIM 0xFF800D42
309#define CONFIG_SYS_BR1_PRELIM 0xD0000801
310/* #define CONFIG_SYS_OR1 0xFF800D42 */
311/* #define CONFIG_SYS_BR1 0xD0000801 */
wdenk174e0e52003-12-07 22:27:15 +0000312
313
314/*
315 * BR2 and OR2 (SDRAM)
316 * Base Address = 0x00000000 - 0x00FF_FFFF (16M After relocation)
317 * Base Address = 0x00000000 - 0x03FF_FFFF (64M After relocation)
318 * Base Address = 0x00000000 - 0x07FF_FFFF (128M After relocation)
319 *
320 */
321#define SDRAM_BASE 0x00000000 /* SDRAM bank */
322#define SDRAM_PRELIM_OR_AM 0xF8000000 /* map max. 128 MB */
323
324/* SDRAM timing */
325#define SDRAM_TIMING 0x00000A00
326
327/* For boards with 16M of SDRAM */
328#define SDRAM_16M_MAX_SIZE 0x01000000 /* max 16MB SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200329#define CONFIG_SYS_16M_MBMR 0x18802114 /* Mem Periodic Timer Prescaler */
wdenk174e0e52003-12-07 22:27:15 +0000330
331/* For boards with 64M of SDRAM */
332#define SDRAM_64M_MAX_SIZE 0x04000000 /* max 64MB SDRAM */
333/* TODO - determine real value */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200334#define CONFIG_SYS_64M_MBMR 0x18802114 /* Mem Period Timer Prescaler */
wdenk174e0e52003-12-07 22:27:15 +0000335
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200336#define CONFIG_SYS_OR2 (SDRAM_PRELIM_OR_AM | SDRAM_TIMING)
337#define CONFIG_SYS_BR2 (SDRAM_BASE | 0x000000C1)
wdenk174e0e52003-12-07 22:27:15 +0000338
339
340/*
341 * BR3 and OR3 (NVRAM, Sipex, NAND Flash)
342 * Base address = 0xD100_0000 - 0xD100_FFFF (64K NVRAM)
343 * Base address = 0xD108_0000 - 0xD108_0000 (Sipex chip ctl register)
344 * Base address = 0xD110_0000 - 0xD110_0000 (NAND ctl register)
345 * Base address = 0xD138_0000 - 0xD138_0000 (LED ctl register)
346 *
347 */
348
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200349#define CONFIG_SYS_OR3_PRELIM 0xFFC00DF6
350#define CONFIG_SYS_BR3_PRELIM 0xD1000401
351/* #define CONFIG_SYS_OR3 0xFFC00DF6 */
352/* #define CONFIG_SYS_BR3 0xD1000401 */
wdenk174e0e52003-12-07 22:27:15 +0000353
354
355/*
356 * BR4 and OR4 (Unused)
357 * Base address = 0xE000_0000 - 0xE3FF_FFFF
358 *
359 */
360
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_OR4_PRELIM 0xFF000000
362#define CONFIG_SYS_BR4_PRELIM 0xE0000000
363/* #define CONFIG_SYS_OR4 0xFF000000 */
364/* #define CONFIG_SYS_BR4 0xE0000000 */
wdenk174e0e52003-12-07 22:27:15 +0000365
366
367/*
368 * BR5 and OR5 (Expansion bus)
369 * Base address = 0xE400_0000 - 0xE7FF_FFFF
370 *
371 */
372
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200373#define CONFIG_SYS_OR5_PRELIM 0xFF000000
374#define CONFIG_SYS_BR5_PRELIM 0xE4000000
375/* #define CONFIG_SYS_OR5 0xFF000000 */
376/* #define CONFIG_SYS_BR5 0xE4000000 */
wdenk174e0e52003-12-07 22:27:15 +0000377
378
wdenk174e0e52003-12-07 22:27:15 +0000379/*
380 * BR6 and OR6 (Expansion bus)
381 * Base address = 0xE800_0000 - 0xEBFF_FFFF
382 *
383 */
384
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200385#define CONFIG_SYS_OR6_PRELIM 0xFF000000
386#define CONFIG_SYS_BR6_PRELIM 0xE8000000
387/* #define CONFIG_SYS_OR6 0xFF000000 */
388/* #define CONFIG_SYS_BR6 0xE8000000 */
wdenk174e0e52003-12-07 22:27:15 +0000389
390
wdenk174e0e52003-12-07 22:27:15 +0000391/*
392 * BR7 and OR7 (Expansion bus)
393 * Base address = 0xEC00_0000 - 0xEFFF_FFFF
394 *
395 */
396
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200397#define CONFIG_SYS_OR7_PRELIM 0xFF000000
398#define CONFIG_SYS_BR7_PRELIM 0xE8000000
399/* #define CONFIG_SYS_OR7 0xFF000000 */
400/* #define CONFIG_SYS_BR7 0xE8000000 */
wdenk174e0e52003-12-07 22:27:15 +0000401
wdenk174e0e52003-12-07 22:27:15 +0000402/*
403 * Sanity checks
404 */
405#if defined(CONFIG_SCC1_ENET) && defined(CONFIG_FEC_ENET)
406#error Both CONFIG_SCC1_ENET and CONFIG_FEC_ENET configured
407#endif
408
409#endif /* __CONFIG_H */