blob: 638fc49dca9cec09955440d07556c8205ddfba38 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Ashish Kumar227b4bc2017-08-31 16:12:54 +05302/*
Pramod Kumara0531822018-10-12 14:04:27 +00003 * Copyright 2017-2018 NXP
Ashish Kumar227b4bc2017-08-31 16:12:54 +05304 */
5
6#ifndef __LS1088_COMMON_H
7#define __LS1088_COMMON_H
8
Sumit Garg08da8b22018-01-06 09:04:24 +05309/* SPL build */
10#ifdef CONFIG_SPL_BUILD
11#define SPL_NO_BOARDINFO
12#define SPL_NO_QIXIS
13#define SPL_NO_PCI
14#define SPL_NO_ENV
15#define SPL_NO_RTC
16#define SPL_NO_USB
17#define SPL_NO_SATA
18#define SPL_NO_QSPI
19#define SPL_NO_IFC
20#undef CONFIG_DISPLAY_CPUINFO
21#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +053022
23#define CONFIG_REMAKE_ELF
Ashish Kumar227b4bc2017-08-31 16:12:54 +053024
25#include <asm/arch/stream_id_lsch3.h>
26#include <asm/arch/config.h>
27#include <asm/arch/soc.h>
28
Pramod Kumara0531822018-10-12 14:04:27 +000029#define LS1088ARDB_PB_BOARD 0x4A
Ashish Kumar227b4bc2017-08-31 16:12:54 +053030/* Link Definitions */
Pankit Gargf5c2a832018-12-27 04:37:55 +000031#ifdef CONFIG_TFABOOT
32#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
33#else
Ashish Kumar227b4bc2017-08-31 16:12:54 +053034#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Pankit Gargf5c2a832018-12-27 04:37:55 +000035#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +053036
37/* Link Definitions */
Ashish Kumar2703ea72017-12-14 17:37:09 +053038#define CONFIG_SYS_FSL_QSPI_BASE 0x20000000
Ashish Kumar227b4bc2017-08-31 16:12:54 +053039
40#define CONFIG_SKIP_LOWLEVEL_INIT
41
Ashish Kumar227b4bc2017-08-31 16:12:54 +053042#define CONFIG_VERY_BIG_RAM
43#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
44#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
45#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
46#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
47#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 1
48/*
49 * SMP Definitinos
50 */
Michael Wallef056e0f2020-06-01 21:53:26 +020051#define CPU_RELEASE_ADDR secondary_boot_addr
Ashish Kumar227b4bc2017-08-31 16:12:54 +053052
Ashish Kumar227b4bc2017-08-31 16:12:54 +053053/* Size of malloc() pool */
54#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
55
Biwen Lia5c9e122021-02-05 19:01:58 +080056/* GPIO */
57#ifdef CONFIG_DM_GPIO
58#ifndef CONFIG_MPC8XXX_GPIO
59#define CONFIG_MPC8XXX_GPIO
60#endif
61#endif
62
Ashish Kumar227b4bc2017-08-31 16:12:54 +053063/* I2C */
Chuanhua Han8a898462019-07-23 18:43:11 +080064
Ashish Kumar227b4bc2017-08-31 16:12:54 +053065
66/* Serial Port */
Ashish Kumar227b4bc2017-08-31 16:12:54 +053067#define CONFIG_SYS_NS16550_SERIAL
68#define CONFIG_SYS_NS16550_REG_SIZE 1
69#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0) / 2)
70
Ashish Kumar227b4bc2017-08-31 16:12:54 +053071#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
72
Sumit Garg08da8b22018-01-06 09:04:24 +053073#if !defined(SPL_NO_IFC) || defined(CONFIG_TARGET_LS1088AQDS)
Ashish Kumar227b4bc2017-08-31 16:12:54 +053074/* IFC */
75#define CONFIG_FSL_IFC
Sumit Garg08da8b22018-01-06 09:04:24 +053076#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +053077
78/*
79 * During booting, IFC is mapped at the region of 0x30000000.
80 * But this region is limited to 256MB. To accommodate NOR, promjet
81 * and FPGA. This region is divided as below:
82 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
83 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
84 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
85 *
86 * To accommodate bigger NOR flash and other devices, we will map IFC
87 * chip selects to as below:
88 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
89 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
90 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
91 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
92 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
93 *
94 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
95 * CONFIG_SYS_FLASH_BASE has the final address (core view)
96 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
97 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
98 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
99 */
100
101#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
102#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
103#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
104
105#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
106#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
107
108#ifndef __ASSEMBLY__
109unsigned long long get_qixis_addr(void);
110#endif
111
112#define QIXIS_BASE get_qixis_addr()
113#define QIXIS_BASE_PHYS 0x20000000
114#define QIXIS_BASE_PHYS_EARLY 0xC000000
115
116
117#define CONFIG_SYS_NAND_BASE 0x530000000ULL
118#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
119
120
121/* MC firmware */
122/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
123#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
124#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
125#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
126#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
127#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
128#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
Bogdan Purcareata33ba9392017-10-05 06:56:53 +0000129
130/* Define phy_reset function to boot the MC based on mcinitcmd.
131 * This happens late enough to properly fixup u-boot env MAC addresses.
132 */
133#define CONFIG_RESET_PHY_R
134
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530135/*
136 * Carve out a DDR region which will not be used by u-boot/Linux
137 *
138 * It will be used by MC and Debug Server. The MC region must be
139 * 512MB aligned, so the min size to hide is 512MB.
140 */
141
142#if defined(CONFIG_FSL_MC_ENET)
Meenakshi Aggarwal67f195c2019-02-27 14:41:02 +0530143#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (128UL * 1024 * 1024)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530144#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530145
146/* Miscellaneous configurable options */
147#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
148
Ashish Kumara179e562017-11-02 09:50:47 +0530149/* SATA */
150#ifdef CONFIG_SCSI
Ashish Kumara179e562017-11-02 09:50:47 +0530151#define CONFIG_SCSI_AHCI_PLAT
152#define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
153
154#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
155#define CONFIG_SYS_SCSI_MAX_LUN 1
156#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
157 CONFIG_SYS_SCSI_MAX_LUN)
158#endif
159
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530160/* Physical Memory Map */
161#define CONFIG_CHIP_SELECTS_PER_CTRL 4
162
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530163#define CONFIG_HWCONFIG
164#define HWCONFIG_BUFFER_SIZE 128
165
166/* #define CONFIG_DISPLAY_CPUINFO */
167
Sumit Garg08da8b22018-01-06 09:04:24 +0530168#ifndef SPL_NO_ENV
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530169/* Initial environment variables */
170#define CONFIG_EXTRA_ENV_SETTINGS \
171 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
172 "loadaddr=0x80100000\0" \
173 "kernel_addr=0x100000\0" \
174 "ramdisk_addr=0x800000\0" \
175 "ramdisk_size=0x2000000\0" \
176 "fdt_high=0xa0000000\0" \
177 "initrd_high=0xffffffffffffffff\0" \
178 "kernel_start=0x581000000\0" \
179 "kernel_load=0xa0000000\0" \
180 "kernel_size=0x2800000\0" \
181 "console=ttyAMA0,38400n8\0" \
182 "mcinitcmd=fsl_mc start mc 0x580a00000" \
183 " 0x580e00000 \0"
184
Pankit Gargf5c2a832018-12-27 04:37:55 +0000185#ifndef CONFIG_TFABOOT
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530186#if defined(CONFIG_QSPI_BOOT)
187#define CONFIG_BOOTCOMMAND "sf probe 0:0;" \
Jagdish Gediya40febde2018-06-05 09:04:05 +0530188 "sf read 0x80001000 0xd00000 0x100000;"\
189 " fsl_mc lazyapply dpl 0x80001000 &&" \
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530190 " sf read $kernel_load $kernel_start" \
191 " $kernel_size && bootm $kernel_load"
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530192#elif defined(CONFIG_SD_BOOT)
Jagdish Gediya40febde2018-06-05 09:04:05 +0530193#define CONFIG_BOOTCOMMAND "mmcinfo;mmc read 0x80001000 0x6800 0x800;"\
194 " fsl_mc lazyapply dpl 0x80001000 &&" \
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530195 " mmc read $kernel_load $kernel_start" \
196 " $kernel_size && bootm $kernel_load"
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530197#else /* NOR BOOT*/
Jagdish Gediya40febde2018-06-05 09:04:05 +0530198#define CONFIG_BOOTCOMMAND "fsl_mc lazyapply dpl 0x580d00000 &&" \
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530199 " cp.b $kernel_start $kernel_load" \
200 " $kernel_size && bootm $kernel_load"
201#endif
Pankit Gargf5c2a832018-12-27 04:37:55 +0000202#endif /* CONFIG_TFABOOT */
Sumit Garg08da8b22018-01-06 09:04:24 +0530203#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530204
205/* Monitor Command Prompt */
206#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
207#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
208 sizeof(CONFIG_SYS_PROMPT) + 16)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530209#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530210#define CONFIG_SYS_MAXARGS 64 /* max command args */
211
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530212#ifdef CONFIG_SPL
213#define CONFIG_SPL_BSS_START_ADDR 0x80100000
214#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530215#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
216#define CONFIG_SPL_MAX_SIZE 0x16000
217#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
Jagdish Gediya01f3b432018-08-23 22:53:33 +0530218#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530219
220#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
221#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
Sumit Garg19ef0352018-01-06 09:04:25 +0530222
Udit Agarwal22ec2382019-11-07 16:11:32 +0000223#ifdef CONFIG_NXP_ESBC
Sumit Garg19ef0352018-01-06 09:04:25 +0530224#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
225/*
226 * HDR would be appended at end of image and copied to DDR along
227 * with U-Boot image. Here u-boot max. size is 512K. So if binary
228 * size increases then increase this size in case of secure boot as
229 * it uses raw u-boot image instead of fit image.
230 */
231#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
232#else
233#define CONFIG_SYS_MONITOR_LEN 0x100000
Udit Agarwal22ec2382019-11-07 16:11:32 +0000234#endif /* ifdef CONFIG_NXP_ESBC */
Sumit Garg19ef0352018-01-06 09:04:25 +0530235
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530236#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530237#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
238
239#endif /* __LS1088_COMMON_H */