blob: c07b03984aa2bc59304e81a6cade6577d4b39913 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Fabio Estevamafe20bf2012-09-24 08:09:33 +00002/*
3 * Copyright (C) 2012 Freescale Semiconductor, Inc.
4 *
Otavio Salvadorc0bfaab2012-10-02 09:22:10 +00005 * Configuration settings for the Freescale i.MX6Q SabreAuto board.
Fabio Estevamafe20bf2012-09-24 08:09:33 +00006 */
7
Vanessa Maegimad6362d92017-06-29 09:33:46 -03008#ifndef __MX6SABREAUTO_CONFIG_H
9#define __MX6SABREAUTO_CONFIG_H
Fabio Estevamafe20bf2012-09-24 08:09:33 +000010
Vanessa Maegima65779d32017-06-29 09:33:45 -030011#ifdef CONFIG_SPL
12#include "imx6_spl.h"
13#endif
14
Fabio Estevamafe20bf2012-09-24 08:09:33 +000015#define CONFIG_MACH_TYPE 3529
16#define CONFIG_MXC_UART_BASE UART4_BASE
Simon Glass4694a742016-10-17 20:12:39 -060017#define CONSOLE_DEV "ttymxc3"
Fabio Estevamafe20bf2012-09-24 08:09:33 +000018
Knut Wohlrab54dbf152013-01-21 23:11:21 +000019/* USB Configs */
Troy Kiskyed72a9e2013-10-10 15:27:59 -070020#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
21#define CONFIG_EHCI_HCD_INIT_AFTER_RESET /* For OTG port */
Knut Wohlrab54dbf152013-01-21 23:11:21 +000022#define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
23#define CONFIG_MXC_USB_FLAGS 0
24
Ye.Li700020e2014-10-30 18:53:49 +080025#define CONFIG_PCA953X
26#define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x30, 8}, {0x32, 8}, {0x34, 8} }
27
Pierre Aubertec10aed2013-06-04 09:00:15 +020028#include "mx6sabre_common.h"
Otavio Salvador1c0b9be2012-09-26 11:37:01 +000029
Diego Dorta614c2832017-07-07 15:38:34 -030030/* Falcon Mode */
31#ifdef CONFIG_SPL_OS_BOOT
32#define CONFIG_SPL_FS_LOAD_ARGS_NAME "args"
33#define CONFIG_SPL_FS_LOAD_KERNEL_NAME "uImage"
Diego Dorta614c2832017-07-07 15:38:34 -030034#define CONFIG_SYS_SPL_ARGS_ADDR 0x18000000
Diego Dorta614c2832017-07-07 15:38:34 -030035
36/* Falcon Mode - MMC support: args@1MB kernel@2MB */
37#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0x800 /* 1MB */
38#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS (CONFIG_CMD_SPL_WRITE_SIZE / 512)
39#define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0x1000 /* 2MB */
40#endif
41
Fabio Estevama03035f2017-07-10 15:59:11 -030042#ifdef CONFIG_MTD_NOR_FLASH
Fabio Estevam2623cb12014-11-14 11:27:23 -020043#define CONFIG_SYS_FLASH_BASE WEIM_ARB_BASE_ADDR
44#define CONFIG_SYS_FLASH_SECT_SIZE (128 * 1024)
45#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
46#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
Fabio Estevam2623cb12014-11-14 11:27:23 -020047#define CONFIG_SYS_FLASH_EMPTY_INFO
Fabio Estevam15d61f12016-12-15 16:00:11 -020048#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Fabio Estevama03035f2017-07-10 15:59:11 -030049#endif
Fabio Estevam2623cb12014-11-14 11:27:23 -020050
Shawn Guo7e5e8332012-12-30 14:14:59 +000051#define CONFIG_SYS_FSL_USDHC_NUM 2
52#if defined(CONFIG_ENV_IS_IN_MMC)
53#define CONFIG_SYS_MMC_ENV_DEV 0
54#endif
55
Renato Friasbf084322013-05-13 18:01:12 +000056/* I2C Configs */
trem03997412013-09-21 18:13:36 +020057#define CONFIG_SYS_I2C
58#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +020059#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
60#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf1a52162015-03-20 10:20:40 -070061#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Renato Friasbf084322013-05-13 18:01:12 +000062#define CONFIG_SYS_I2C_SPEED 100000
63
Ye.Li4a1f9222014-11-12 14:02:05 +080064/* NAND stuff */
Ye.Li4a1f9222014-11-12 14:02:05 +080065#define CONFIG_SYS_MAX_NAND_DEVICE 1
66#define CONFIG_SYS_NAND_BASE 0x40000000
67#define CONFIG_SYS_NAND_5_ADDR_CYCLE
68#define CONFIG_SYS_NAND_ONFI_DETECTION
69
70/* DMA stuff, needed for GPMI/MXS NAND support */
Ye.Li4a1f9222014-11-12 14:02:05 +080071
Ye.Licfaa23b2014-11-06 16:29:02 +080072/* PMIC */
73#define CONFIG_POWER
74#define CONFIG_POWER_I2C
75#define CONFIG_POWER_PFUZE100
76#define CONFIG_POWER_PFUZE100_I2C_ADDR 0x08
77
Fabio Estevamccd298c2020-01-20 13:31:01 -030078#define CONFIG_FEC_MXC
79#define IMX_FEC_BASE ENET_BASE_ADDR
80#define CONFIG_FEC_XCV_TYPE RGMII
81#define CONFIG_ETHPRIME "FEC"
82#define CONFIG_FEC_MXC_PHYADDR 1
83
84#define CONFIG_PHY_ATHEROS
85
Vanessa Maegimad6362d92017-06-29 09:33:46 -030086#endif /* __MX6SABREAUTO_CONFIG_H */