blob: 3dedcdaad28d72100156aa86e4b8935d11e20267 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Marek Vasut163551a2010-05-11 04:31:44 +02002/*
3 * Toradex Colibri PXA270 configuration file
4 *
5 * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
Marcel Ziswilerd92dee52016-11-16 17:49:23 +01006 * Copyright (C) 2015-2016 Marcel Ziswiler <marcel@ziswiler.com>
Marek Vasut163551a2010-05-11 04:31:44 +02007 */
8
Marcel Ziswilere40eaca2015-03-01 00:53:15 +01009#ifndef __CONFIG_H
10#define __CONFIG_H
Marek Vasut163551a2010-05-11 04:31:44 +020011
12/*
13 * High Level Board Configuration Options
14 */
Marek Vasut85cc88a2011-11-26 07:20:07 +010015#define CONFIG_CPU_PXA27X 1 /* Marvell PXA270 CPU */
Marcel Ziswilere40eaca2015-03-01 00:53:15 +010016/* Avoid overwriting factory configuration block */
17#define CONFIG_BOARD_SIZE_LIMIT 0x40000
Marek Vasut163551a2010-05-11 04:31:44 +020018
Marek Vasut163551a2010-05-11 04:31:44 +020019/*
20 * Environment settings
21 */
Marek Vasute326a232011-11-26 07:15:36 +010022#define CONFIG_SYS_MALLOC_LEN (128 * 1024)
Marek Vasut163551a2010-05-11 04:31:44 +020023#define CONFIG_BOOTCOMMAND \
Marcel Ziswiler92f0d502015-03-01 00:53:16 +010024 "if fatload mmc 0 0xa0000000 uImage; then " \
Marek Vasut163551a2010-05-11 04:31:44 +020025 "bootm 0xa0000000; " \
26 "fi; " \
27 "if usb reset && fatload usb 0 0xa0000000 uImage; then " \
28 "bootm 0xa0000000; " \
29 "fi; " \
Marcel Ziswiler92f0d502015-03-01 00:53:16 +010030 "bootm 0xc0000;"
Marek Vasut163551a2010-05-11 04:31:44 +020031#define CONFIG_TIMESTAMP
Marek Vasut163551a2010-05-11 04:31:44 +020032#define CONFIG_CMDLINE_TAG
33#define CONFIG_SETUP_MEMORY_TAGS
Marek Vasut163551a2010-05-11 04:31:44 +020034
35/*
36 * Serial Console Configuration
37 */
Marek Vasut163551a2010-05-11 04:31:44 +020038
39/*
40 * Bootloader Components Configuration
41 */
Marek Vasut163551a2010-05-11 04:31:44 +020042
Marcel Ziswiler99c53412015-08-16 04:16:36 +020043/* I2C support */
44#ifdef CONFIG_SYS_I2C
Marcel Ziswiler99c53412015-08-16 04:16:36 +020045#define CONFIG_SYS_I2C_PXA
46#define CONFIG_PXA_STD_I2C
47#define CONFIG_PXA_PWR_I2C
48#define CONFIG_SYS_I2C_SPEED 100000
49#endif
50
Marcel Ziswiler3e2cb732015-08-16 04:16:35 +020051/* LCD support */
52#ifdef CONFIG_LCD
53#define CONFIG_PXA_LCD
54#define CONFIG_PXA_VGA
Marcel Ziswiler3e2cb732015-08-16 04:16:35 +020055#define CONFIG_LCD_LOGO
56#endif
57
Marek Vasut163551a2010-05-11 04:31:44 +020058/*
59 * Networking Configuration
Marek Vasut163551a2010-05-11 04:31:44 +020060 */
61#ifdef CONFIG_CMD_NET
Marek Vasut163551a2010-05-11 04:31:44 +020062
Marek Vasut163551a2010-05-11 04:31:44 +020063#define CONFIG_DRIVER_DM9000 1
64#define CONFIG_DM9000_BASE 0x08000000
65#define DM9000_IO (CONFIG_DM9000_BASE)
66#define DM9000_DATA (CONFIG_DM9000_BASE + 4)
67#define CONFIG_NET_RETRY_COUNT 10
68
69#define CONFIG_BOOTP_BOOTFILESIZE
Marek Vasut163551a2010-05-11 04:31:44 +020070#endif
71
Marek Vasut163551a2010-05-11 04:31:44 +020072/*
73 * Clock Configuration
74 */
Marek Vasute326a232011-11-26 07:15:36 +010075#define CONFIG_SYS_CPUSPEED 0x290 /* 520MHz */
Marek Vasut163551a2010-05-11 04:31:44 +020076
77/*
Marek Vasut163551a2010-05-11 04:31:44 +020078 * DRAM Map
79 */
Marek Vasut163551a2010-05-11 04:31:44 +020080#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
81#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
82
83#define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
84#define CONFIG_SYS_DRAM_SIZE 0x04000000 /* 64 MB DRAM */
85
Marek Vasute326a232011-11-26 07:15:36 +010086#define CONFIG_SYS_LOAD_ADDR PHYS_SDRAM_1
Marek Vasut62f66a52010-09-23 09:46:57 +020087#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Marek Vasute326a232011-11-26 07:15:36 +010088#define CONFIG_SYS_INIT_SP_ADDR 0x5c010000
Marek Vasut62f66a52010-09-23 09:46:57 +020089
Marek Vasut163551a2010-05-11 04:31:44 +020090/*
91 * NOR FLASH
92 */
93#ifdef CONFIG_CMD_FLASH
94#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
Marcel Ziswiler7cc27c92015-08-16 04:16:34 +020095#define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
Marek Vasut163551a2010-05-11 04:31:44 +020096#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
97
Marcel Ziswiler7cc27c92015-08-16 04:16:34 +020098#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
Marek Vasut163551a2010-05-11 04:31:44 +020099
100#define CONFIG_SYS_MAX_FLASH_SECT (4 + 255)
101#define CONFIG_SYS_MAX_FLASH_BANKS 1
102
Marek Vasute326a232011-11-26 07:15:36 +0100103#define CONFIG_SYS_FLASH_ERASE_TOUT (25 * CONFIG_SYS_HZ)
104#define CONFIG_SYS_FLASH_WRITE_TOUT (25 * CONFIG_SYS_HZ)
Marcel Ziswiler7cc27c92015-08-16 04:16:34 +0200105#define CONFIG_SYS_FLASH_LOCK_TOUT (25 * CONFIG_SYS_HZ)
106#define CONFIG_SYS_FLASH_UNLOCK_TOUT (25 * CONFIG_SYS_HZ)
Marek Vasut163551a2010-05-11 04:31:44 +0200107#endif
108
Marek Vasute326a232011-11-26 07:15:36 +0100109#define CONFIG_SYS_MONITOR_BASE 0x0
Marcel Ziswilere40eaca2015-03-01 00:53:15 +0100110#define CONFIG_SYS_MONITOR_LEN 0x40000
Marek Vasut163551a2010-05-11 04:31:44 +0200111
Marcel Ziswilere40eaca2015-03-01 00:53:15 +0100112/* Skip factory configuration block */
Marek Vasut163551a2010-05-11 04:31:44 +0200113
114/*
115 * GPIO settings
116 */
117#define CONFIG_SYS_GPSR0_VAL 0x00000000
118#define CONFIG_SYS_GPSR1_VAL 0x00020000
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100119#define CONFIG_SYS_GPSR2_VAL 0x0002c000
Marek Vasut163551a2010-05-11 04:31:44 +0200120#define CONFIG_SYS_GPSR3_VAL 0x00000000
121
122#define CONFIG_SYS_GPCR0_VAL 0x00000000
123#define CONFIG_SYS_GPCR1_VAL 0x00000000
124#define CONFIG_SYS_GPCR2_VAL 0x00000000
125#define CONFIG_SYS_GPCR3_VAL 0x00000000
126
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100127#define CONFIG_SYS_GPDR0_VAL 0xc8008000
128#define CONFIG_SYS_GPDR1_VAL 0xfc02a981
129#define CONFIG_SYS_GPDR2_VAL 0x92c3ffff
130#define CONFIG_SYS_GPDR3_VAL 0x0061e804
Marek Vasut163551a2010-05-11 04:31:44 +0200131
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100132#define CONFIG_SYS_GAFR0_L_VAL 0x80100000
133#define CONFIG_SYS_GAFR0_U_VAL 0xa5c00010
134#define CONFIG_SYS_GAFR1_L_VAL 0x6992901a
135#define CONFIG_SYS_GAFR1_U_VAL 0xaaa50008
136#define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa
137#define CONFIG_SYS_GAFR2_U_VAL 0x4109a002
138#define CONFIG_SYS_GAFR3_L_VAL 0x54000310
139#define CONFIG_SYS_GAFR3_U_VAL 0x00005401
Marek Vasut163551a2010-05-11 04:31:44 +0200140
141#define CONFIG_SYS_PSSR_VAL 0x30
142
143/*
144 * Clock settings
145 */
146#define CONFIG_SYS_CKEN 0x00500240
147#define CONFIG_SYS_CCCR 0x02000290
148
149/*
150 * Memory settings
151 */
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100152#define CONFIG_SYS_MSC0_VAL 0x9ee1c5f2
153#define CONFIG_SYS_MSC1_VAL 0x9ee1f994
154#define CONFIG_SYS_MSC2_VAL 0x9ee19ee1
155#define CONFIG_SYS_MDCNFG_VAL 0x090009c9
156#define CONFIG_SYS_MDREFR_VAL 0x2003a031
157#define CONFIG_SYS_MDMRS_VAL 0x00220022
158#define CONFIG_SYS_FLYCNFG_VAL 0x00010001
Marek Vasut163551a2010-05-11 04:31:44 +0200159#define CONFIG_SYS_SXCNFG_VAL 0x40044004
160
161/*
162 * PCMCIA and CF Interfaces
163 */
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100164#define CONFIG_SYS_MECR_VAL 0x00000000
165#define CONFIG_SYS_MCMEM0_VAL 0x00028307
Marek Vasut163551a2010-05-11 04:31:44 +0200166#define CONFIG_SYS_MCMEM1_VAL 0x00014307
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100167#define CONFIG_SYS_MCATT0_VAL 0x00038787
Marek Vasut163551a2010-05-11 04:31:44 +0200168#define CONFIG_SYS_MCATT1_VAL 0x0001c787
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100169#define CONFIG_SYS_MCIO0_VAL 0x0002830f
Marek Vasut163551a2010-05-11 04:31:44 +0200170#define CONFIG_SYS_MCIO1_VAL 0x0001430f
171
Marek Vasutcb4d3372011-11-26 11:27:50 +0100172#include "pxa-common.h"
Marek Vasut163551a2010-05-11 04:31:44 +0200173
Marcel Ziswilere40eaca2015-03-01 00:53:15 +0100174#endif /* __CONFIG_H */