blob: 4640c431dcb1ba37a443d5ec0db47a7c85034729 [file] [log] [blame]
Mike Rapoport8abe7302010-12-18 17:43:19 -05001/*
Nikita Kiryanov0630b032012-01-02 04:01:30 +00002 * (C) Copyright 2011 CompuLab, Ltd.
Mike Rapoport8abe7302010-12-18 17:43:19 -05003 * Mike Rapoport <mike@compulab.co.il>
Igor Grinbergbebedbf2011-04-18 17:48:31 -04004 * Igor Grinberg <grinberg@compulab.co.il>
Mike Rapoport8abe7302010-12-18 17:43:19 -05005 *
6 * Based on omap3_beagle.h
7 * (C) Copyright 2006-2008
8 * Texas Instruments.
9 * Richard Woodruff <r-woodruff2@ti.com>
10 * Syed Mohammed Khasim <x0khasim@ti.com>
11 *
Igor Grinberg05a96a42011-04-18 17:55:21 -040012 * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards
Mike Rapoport8abe7302010-12-18 17:43:19 -050013 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020014 * SPDX-License-Identifier: GPL-2.0+
Mike Rapoport8abe7302010-12-18 17:43:19 -050015 */
16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
20/*
21 * High Level Configuration Options
22 */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000023#define CONFIG_OMAP /* in a TI OMAP core */
24#define CONFIG_OMAP34XX /* which is a 34XX */
Marek Vasutaede1882012-07-21 05:02:23 +000025#define CONFIG_OMAP_GPIO
Nikita Kiryanov54a92992013-10-07 17:28:50 +030026#define CONFIG_CMD_GPIO
Nikita Kiryanov0630b032012-01-02 04:01:30 +000027#define CONFIG_CM_T3X /* working with CM-T35 and CM-T3730 */
Lokesh Vutla56055052013-07-30 11:36:30 +053028#define CONFIG_OMAP_COMMON
Mike Rapoport8abe7302010-12-18 17:43:19 -050029
Mike Rapoport8abe7302010-12-18 17:43:19 -050030#define CONFIG_SDRC /* The chip has SDRC controller */
31
32#include <asm/arch/cpu.h> /* get chip and board defs */
33#include <asm/arch/omap3.h>
34
35/*
36 * Display CPU and Board information
37 */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000038#define CONFIG_DISPLAY_CPUINFO
39#define CONFIG_DISPLAY_BOARDINFO
Mike Rapoport8abe7302010-12-18 17:43:19 -050040
41/* Clock Defines */
42#define V_OSCK 26000000 /* Clock output from T2 */
43#define V_SCLK (V_OSCK >> 1)
44
Mike Rapoport8abe7302010-12-18 17:43:19 -050045#define CONFIG_MISC_INIT_R
46
47#define CONFIG_OF_LIBFDT 1
48/*
49 * The early kernel mapping on ARM currently only maps from the base of DRAM
50 * to the end of the kernel image. The kernel is loaded at DRAM base + 0x8000.
51 * The early kernel pagetable uses DRAM base + 0x4000 to DRAM base + 0x8000,
52 * so that leaves DRAM base to DRAM base + 0x4000 available.
53 */
54#define CONFIG_SYS_BOOTMAPSZ 0x4000
55
Nikita Kiryanov0630b032012-01-02 04:01:30 +000056#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
57#define CONFIG_SETUP_MEMORY_TAGS
58#define CONFIG_INITRD_TAG
59#define CONFIG_REVISION_TAG
Nikita Kiryanovb47cb9d2012-01-12 03:26:30 +000060#define CONFIG_SERIAL_TAG
Mike Rapoport8abe7302010-12-18 17:43:19 -050061
62/*
63 * Size of malloc() pool
64 */
Igor Grinbergf497f7f2012-05-24 04:01:21 +000065#define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000066 /* Sector */
67#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
Mike Rapoport8abe7302010-12-18 17:43:19 -050068
69/*
70 * Hardware drivers
71 */
72
73/*
74 * NS16550 Configuration
75 */
76#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
77
78#define CONFIG_SYS_NS16550
79#define CONFIG_SYS_NS16550_SERIAL
80#define CONFIG_SYS_NS16550_REG_SIZE (-4)
81#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
82
83/*
84 * select serial console configuration
85 */
86#define CONFIG_CONS_INDEX 3
87#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
88#define CONFIG_SERIAL3 3 /* UART3 */
89
90/* allow to overwrite serial and ethaddr */
91#define CONFIG_ENV_OVERWRITE
92#define CONFIG_BAUDRATE 115200
93#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
94 115200}
Nikita Kiryanov0630b032012-01-02 04:01:30 +000095
96#define CONFIG_GENERIC_MMC
97#define CONFIG_MMC
98#define CONFIG_OMAP_HSMMC
99#define CONFIG_DOS_PARTITION
Mike Rapoport8abe7302010-12-18 17:43:19 -0500100
Mike Rapoport8abe7302010-12-18 17:43:19 -0500101/* USB */
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000102#define CONFIG_USB_OMAP3
Nikita Kiryanov9f957be2012-12-02 13:59:19 +0200103#define CONFIG_USB_EHCI
104#define CONFIG_USB_EHCI_OMAP
Nikita Kiryanov9f957be2012-12-02 13:59:19 +0200105#define CONFIG_USB_STORAGE
106#define CONFIG_MUSB_UDC
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000107#define CONFIG_TWL4030_USB
Nikita Kiryanov9f957be2012-12-02 13:59:19 +0200108#define CONFIG_CMD_USB
Mike Rapoport8abe7302010-12-18 17:43:19 -0500109
110/* USB device configuration */
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000111#define CONFIG_USB_DEVICE
112#define CONFIG_USB_TTY
113#define CONFIG_SYS_CONSOLE_IS_IN_ENV
Nikita Kiryanove4361e92013-12-11 18:04:40 +0200114/* This delay is really for slow-to-power-on USB sticks, not the hub */
115#define CONFIG_USB_HUB_MIN_POWER_ON_DELAY 500
Mike Rapoport8abe7302010-12-18 17:43:19 -0500116
117/* commands to include */
118#include <config_cmd_default.h>
119
120#define CONFIG_CMD_CACHE
121#define CONFIG_CMD_EXT2 /* EXT2 Support */
122#define CONFIG_CMD_FAT /* FAT support */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500123#define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
124#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
Igor Grinberg23964602013-04-22 01:06:55 +0000125#define CONFIG_MTD_PARTITIONS
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000126#define MTDIDS_DEFAULT "nand0=nand"
127#define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
Igor Grinberg23964602013-04-22 01:06:55 +0000128 "1920k(u-boot),256k(u-boot-env),"\
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000129 "4m(kernel),-(fs)"
Mike Rapoport8abe7302010-12-18 17:43:19 -0500130
131#define CONFIG_CMD_I2C /* I2C serial bus support */
132#define CONFIG_CMD_MMC /* MMC support */
133#define CONFIG_CMD_NAND /* NAND support */
134#define CONFIG_CMD_DHCP
135#define CONFIG_CMD_PING
136
137#undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
138#undef CONFIG_CMD_FPGA /* FPGA configuration Support */
139#undef CONFIG_CMD_IMLS /* List all found images */
140
141#define CONFIG_SYS_NO_FLASH
Heiko Schocherf53f2b82013-10-22 11:03:18 +0200142#define CONFIG_SYS_I2C
143#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
144#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
145#define CONFIG_SYS_I2C_OMAP34XX
Nikita Kiryanovb47cb9d2012-01-12 03:26:30 +0000146#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
147#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Nikita Kiryanovda4da302012-04-02 02:29:31 +0000148#define CONFIG_I2C_MULTI_BUS
Mike Rapoport8abe7302010-12-18 17:43:19 -0500149
150/*
151 * TWL4030
152 */
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000153#define CONFIG_TWL4030_POWER
154#define CONFIG_TWL4030_LED
Mike Rapoport8abe7302010-12-18 17:43:19 -0500155
156/*
157 * Board NAND Info.
158 */
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000159#define CONFIG_SYS_NAND_QUIET_TEST
Mike Rapoport8abe7302010-12-18 17:43:19 -0500160#define CONFIG_NAND_OMAP_GPMC
161#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
162 /* to access nand */
163#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
164 /* to access nand at */
165 /* CS0 */
Nikita Kiryanovdedaed22012-07-02 02:27:59 +0000166#define GPMC_NAND_ECC_LP_x8_LAYOUT
Mike Rapoport8abe7302010-12-18 17:43:19 -0500167
168#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
169 /* devices */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500170/* Environment information */
Nikita Kiryanovcd823a32013-10-07 17:28:49 +0300171#define CONFIG_BOOTDELAY 3
Nikita Kiryanov05333822012-12-04 23:28:26 +0000172#define CONFIG_ZERO_BOOTDELAY_CHECK
Mike Rapoport8abe7302010-12-18 17:43:19 -0500173
174#define CONFIG_EXTRA_ENV_SETTINGS \
175 "loadaddr=0x82000000\0" \
176 "usbtty=cdc_acm\0" \
Nikita Kiryanove4361e92013-12-11 18:04:40 +0200177 "console=ttyO2,115200n8\0" \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500178 "mpurate=500\0" \
179 "vram=12M\0" \
180 "dvimode=1024x768MR-16@60\0" \
181 "defaultdisplay=dvi\0" \
182 "mmcdev=0\0" \
183 "mmcroot=/dev/mmcblk0p2 rw\0" \
Igor Grinberg23964602013-04-22 01:06:55 +0000184 "mmcrootfstype=ext4 rootwait\0" \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500185 "nandroot=/dev/mtdblock4 rw\0" \
Igor Grinberg23964602013-04-22 01:06:55 +0000186 "nandrootfstype=ubifs\0" \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500187 "mmcargs=setenv bootargs console=${console} " \
188 "mpurate=${mpurate} " \
189 "vram=${vram} " \
190 "omapfb.mode=dvi:${dvimode} " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500191 "omapdss.def_disp=${defaultdisplay} " \
192 "root=${mmcroot} " \
193 "rootfstype=${mmcrootfstype}\0" \
194 "nandargs=setenv bootargs console=${console} " \
195 "mpurate=${mpurate} " \
196 "vram=${vram} " \
197 "omapfb.mode=dvi:${dvimode} " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500198 "omapdss.def_disp=${defaultdisplay} " \
199 "root=${nandroot} " \
200 "rootfstype=${nandrootfstype}\0" \
201 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
202 "bootscript=echo Running bootscript from mmc ...; " \
203 "source ${loadaddr}\0" \
204 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
205 "mmcboot=echo Booting from mmc ...; " \
206 "run mmcargs; " \
207 "bootm ${loadaddr}\0" \
208 "nandboot=echo Booting from nand ...; " \
209 "run nandargs; " \
Igor Grinberg23964602013-04-22 01:06:55 +0000210 "nand read ${loadaddr} 2a0000 400000; " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500211 "bootm ${loadaddr}\0" \
212
Nikita Kiryanove4361e92013-12-11 18:04:40 +0200213#define CONFIG_CMD_BOOTZ
Mike Rapoport8abe7302010-12-18 17:43:19 -0500214#define CONFIG_BOOTCOMMAND \
Andrew Bradforde1c7c8a2012-10-01 05:06:52 +0000215 "mmc dev ${mmcdev}; if mmc rescan; then " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500216 "if run loadbootscript; then " \
217 "run bootscript; " \
218 "else " \
219 "if run loaduimage; then " \
220 "run mmcboot; " \
221 "else run nandboot; " \
222 "fi; " \
223 "fi; " \
224 "else run nandboot; fi"
225
Mike Rapoport8abe7302010-12-18 17:43:19 -0500226/*
227 * Miscellaneous configurable options
228 */
Igor Grinbergc73b4f12011-04-18 17:48:28 -0400229#define CONFIG_AUTO_COMPLETE
230#define CONFIG_CMDLINE_EDITING
231#define CONFIG_TIMESTAMP
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000232#define CONFIG_SYS_AUTOLOAD "no"
Mike Rapoport8abe7302010-12-18 17:43:19 -0500233#define CONFIG_SYS_LONGHELP /* undef to save memory */
234#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
Igor Grinberg05a96a42011-04-18 17:55:21 -0400235#define CONFIG_SYS_PROMPT "CM-T3x # "
Mike Rapoport8abe7302010-12-18 17:43:19 -0500236#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
237/* Print Buffer Size */
238#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
239 sizeof(CONFIG_SYS_PROMPT) + 16)
240#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
241/* Boot Argument Buffer Size */
242#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
243
244#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
245 /* works on */
246#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
247 0x01F00000) /* 31MB */
248
249#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
250 /* load address */
251
252/*
253 * OMAP3 has 12 GP timers, they can be driven by the system clock
254 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
255 * This rate is divided by a local divisor.
256 */
257#define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
258#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500259
260/*-----------------------------------------------------------------------
Mike Rapoport8abe7302010-12-18 17:43:19 -0500261 * Physical Memory Map
262 */
263#define CONFIG_NR_DRAM_BANKS 1 /* CS1 is never populated */
264#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Mike Rapoport8abe7302010-12-18 17:43:19 -0500265
Mike Rapoport8abe7302010-12-18 17:43:19 -0500266/*-----------------------------------------------------------------------
267 * FLASH and environment organization
268 */
269
270/* **** PISMO SUPPORT *** */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500271/* Configure the PISMO */
272#define PISMO1_NAND_SIZE GPMC_SIZE_128M
Mike Rapoport8abe7302010-12-18 17:43:19 -0500273
274/* Monitor at start of flash */
275#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
Igor Grinberg315ef7e2012-10-07 01:17:34 +0000276#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500277
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000278#define CONFIG_ENV_IS_IN_NAND
Mike Rapoport8abe7302010-12-18 17:43:19 -0500279#define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
Luca Ceresoli9783a2c2011-04-20 11:02:05 -0400280#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
Mike Rapoport8abe7302010-12-18 17:43:19 -0500281#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
282
Mike Rapoport8abe7302010-12-18 17:43:19 -0500283#if defined(CONFIG_CMD_NET)
Mike Rapoport8abe7302010-12-18 17:43:19 -0500284#define CONFIG_SMC911X
285#define CONFIG_SMC911X_32_BIT
Igor Grinberg05a96a42011-04-18 17:55:21 -0400286#define CM_T3X_SMC911X_BASE 0x2C000000
287#define SB_T35_SMC911X_BASE (CM_T3X_SMC911X_BASE + (16 << 20))
288#define CONFIG_SMC911X_BASE CM_T3X_SMC911X_BASE
Mike Rapoport8abe7302010-12-18 17:43:19 -0500289#endif /* (CONFIG_CMD_NET) */
290
291/* additions for new relocation code, must be added to all boards */
292#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
293#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
294#define CONFIG_SYS_INIT_RAM_SIZE 0x800
295#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
296 CONFIG_SYS_INIT_RAM_SIZE - \
297 GENERATED_GBL_DATA_SIZE)
298
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400299/* Status LED */
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000300#define CONFIG_STATUS_LED /* Status LED enabled */
301#define CONFIG_BOARD_SPECIFIC_LED
Igor Grinberg5ef7b862013-11-06 16:39:47 +0200302#define CONFIG_GPIO_LED
303#define GREEN_LED_GPIO 186 /* CM-T35 Green LED is GPIO186 */
304#define GREEN_LED_DEV 0
305#define STATUS_LED_BIT GREEN_LED_GPIO
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400306#define STATUS_LED_STATE STATUS_LED_ON
307#define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
Igor Grinberg5ef7b862013-11-06 16:39:47 +0200308#define STATUS_LED_BOOT GREEN_LED_DEV
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400309
Nikita Kiryanova6b2b732013-02-24 06:19:23 +0000310#define CONFIG_SPLASHIMAGE_GUARD
311
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400312/* GPIO banks */
313#ifdef CONFIG_STATUS_LED
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000314#define CONFIG_OMAP3_GPIO_6 /* GPIO186 is in GPIO bank 6 */
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400315#endif
316
Nikita Kiryanov2247eb42013-01-30 21:39:58 +0000317/* Display Configuration */
318#define CONFIG_OMAP3_GPIO_2
319#define CONFIG_VIDEO_OMAP3
320#define LCD_BPP LCD_COLOR16
321
322#define CONFIG_LCD
Nikita Kiryanovc4a295a2012-12-22 21:03:48 +0000323#define CONFIG_SPLASH_SCREEN
324#define CONFIG_CMD_BMP
325#define CONFIG_BMP_16BPP
Nikita Kiryanov25da1522013-10-16 17:23:29 +0300326#define CONFIG_SCF0403_LCD
327
328#define CONFIG_OMAP3_SPI
Nikita Kiryanov2247eb42013-01-30 21:39:58 +0000329
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100330/* Defines for SPL */
331#define CONFIG_SPL
332#define CONFIG_SPL_FRAMEWORK
333#define CONFIG_SPL_NAND_SIMPLE
334
335#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
336#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */
337#define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1
338#define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img"
339
340#define CONFIG_SPL_BOARD_INIT
341#define CONFIG_SPL_LIBCOMMON_SUPPORT
342#define CONFIG_SPL_LIBDISK_SUPPORT
343#define CONFIG_SPL_I2C_SUPPORT
344#define CONFIG_SPL_LIBGENERIC_SUPPORT
345#define CONFIG_SPL_MMC_SUPPORT
346#define CONFIG_SPL_FAT_SUPPORT
347#define CONFIG_SPL_SERIAL_SUPPORT
348#define CONFIG_SPL_NAND_SUPPORT
349#define CONFIG_SPL_NAND_BASE
350#define CONFIG_SPL_NAND_DRIVERS
351#define CONFIG_SPL_NAND_ECC
352#define CONFIG_SPL_GPIO_SUPPORT
353#define CONFIG_SPL_POWER_SUPPORT
354#define CONFIG_SPL_OMAP3_ID_NAND
355#define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
356
357/* NAND boot config */
358#define CONFIG_SYS_NAND_5_ADDR_CYCLE
359#define CONFIG_SYS_NAND_PAGE_COUNT 64
360#define CONFIG_SYS_NAND_PAGE_SIZE 2048
361#define CONFIG_SYS_NAND_OOBSIZE 64
362#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
363#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
364/*
365 * Use the ECC/OOB layout from omap_gpmc.h that matches your chip:
366 * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT
367 */
368#define CONFIG_SYS_NAND_ECCPOS { 1, 2, 3, 4, 5, 6, 7, 8, 9, \
369 10, 11, 12 }
370#define CONFIG_SYS_NAND_ECCSIZE 512
371#define CONFIG_SYS_NAND_ECCBYTES 3
372#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
373
374#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
375#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
376
377#define CONFIG_SPL_TEXT_BASE 0x40200800
378#define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */
379#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
380
381/*
382 * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the
383 * older x-loader implementations. And move the BSS area so that it
384 * doesn't overlap with TEXT_BASE.
385 */
386#define CONFIG_SYS_TEXT_BASE 0x80008000
387#define CONFIG_SPL_BSS_START_ADDR 0x80100000
388#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
389
390#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
391#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
392
Mike Rapoport8abe7302010-12-18 17:43:19 -0500393#endif /* __CONFIG_H */