blob: 9e0365615d6d392e68c61e491d676b44648be90a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Fabio Estevam5c824dd2013-09-26 22:59:25 -03002/*
3 * Copyright (C) 2013 Freescale Semiconductor, Inc.
4 *
5 * Author: Fabio Estevam <fabio.estevam@freescale.com>
Fabio Estevam5c824dd2013-09-26 22:59:25 -03006 */
7
Simon Glassa7b51302019-11-14 12:57:46 -07008#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -06009#include <net.h>
Fabio Estevam5c824dd2013-09-26 22:59:25 -030010#include <asm/arch/clock.h>
11#include <asm/arch/imx-regs.h>
12#include <asm/arch/iomux.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060013#include <env.h>
Giuseppe Paganocbadb0b2013-11-15 17:42:51 +010014#include <malloc.h>
Fabio Estevam5c824dd2013-09-26 22:59:25 -030015#include <asm/arch/mx6-pins.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060016#include <asm/global_data.h>
Simon Glassdbd79542020-05-10 11:40:11 -060017#include <linux/delay.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090018#include <linux/errno.h>
Fabio Estevam5c824dd2013-09-26 22:59:25 -030019#include <asm/gpio.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020020#include <asm/mach-imx/iomux-v3.h>
21#include <asm/mach-imx/sata.h>
Fabio Estevam5c824dd2013-09-26 22:59:25 -030022#include <asm/arch/crm_regs.h>
23#include <asm/io.h>
24#include <asm/arch/sys_proto.h>
Giuseppe Paganocbadb0b2013-11-15 17:42:51 +010025#include <micrel.h>
26#include <miiphy.h>
27#include <netdev.h>
Fabio Estevam5c824dd2013-09-26 22:59:25 -030028
29DECLARE_GLOBAL_DATA_PTR;
30
31#define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
32 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
33 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
34
Giuseppe Paganocbadb0b2013-11-15 17:42:51 +010035#define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
36 PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
37
Fabio Estevam5c824dd2013-09-26 22:59:25 -030038#define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
39 PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
40 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
41
42#define WDT_EN IMX_GPIO_NR(5, 4)
43#define WDT_TRG IMX_GPIO_NR(3, 19)
44
45int dram_init(void)
46{
vpeter476b08ce2015-08-03 12:49:05 +020047 gd->ram_size = imx_ddr_size();
Fabio Estevam5c824dd2013-09-26 22:59:25 -030048
49 return 0;
50}
51
52static iomux_v3_cfg_t const uart2_pads[] = {
vpeter476b08ce2015-08-03 12:49:05 +020053 IOMUX_PADS(PAD_EIM_D26__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
54 IOMUX_PADS(PAD_EIM_D27__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
Fabio Estevam5c824dd2013-09-26 22:59:25 -030055};
56
Fabio Estevam5c824dd2013-09-26 22:59:25 -030057static iomux_v3_cfg_t const wdog_pads[] = {
vpeter476b08ce2015-08-03 12:49:05 +020058 IOMUX_PADS(PAD_EIM_A24__GPIO5_IO04 | MUX_PAD_CTRL(NO_PAD_CTRL)),
59 IOMUX_PADS(PAD_EIM_D19__GPIO3_IO19),
Fabio Estevam5c824dd2013-09-26 22:59:25 -030060};
61
Giuseppe Paganocbadb0b2013-11-15 17:42:51 +010062int mx6_rgmii_rework(struct phy_device *phydev)
63{
64 /*
65 * Bug: Apparently uDoo does not works with Gigabit switches...
66 * Limiting speed to 10/100Mbps, and setting master mode, seems to
67 * be the only way to have a successfull PHY auto negotiation.
68 * How to fix: Understand why Linux kernel do not have this issue.
69 */
70 phy_write(phydev, MDIO_DEVAD_NONE, MII_CTRL1000, 0x1c00);
71
72 /* control data pad skew - devaddr = 0x02, register = 0x04 */
73 ksz9031_phy_extended_write(phydev, 0x02,
74 MII_KSZ9031_EXT_RGMII_CTRL_SIG_SKEW,
75 MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000);
76 /* rx data pad skew - devaddr = 0x02, register = 0x05 */
77 ksz9031_phy_extended_write(phydev, 0x02,
78 MII_KSZ9031_EXT_RGMII_RX_DATA_SKEW,
79 MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000);
80 /* tx data pad skew - devaddr = 0x02, register = 0x05 */
81 ksz9031_phy_extended_write(phydev, 0x02,
82 MII_KSZ9031_EXT_RGMII_TX_DATA_SKEW,
83 MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x0000);
84 /* gtx and rx clock pad skew - devaddr = 0x02, register = 0x08 */
85 ksz9031_phy_extended_write(phydev, 0x02,
86 MII_KSZ9031_EXT_RGMII_CLOCK_SKEW,
87 MII_KSZ9031_MOD_DATA_NO_POST_INC, 0x03FF);
88 return 0;
89}
90
Giuseppe Paganocbadb0b2013-11-15 17:42:51 +010091static void setup_iomux_enet(void)
92{
Fabio Estevam7feb1a92021-12-18 18:10:22 -030093 gpio_request(IMX_GPIO_NR(2, 31), "eth_power");
94 gpio_request(IMX_GPIO_NR(3, 23), "eth_phy_reset");
95 gpio_request(IMX_GPIO_NR(6, 24), "strap1");
96 gpio_request(IMX_GPIO_NR(6, 25), "strap2");
97 gpio_request(IMX_GPIO_NR(6, 27), "strap3");
98 gpio_request(IMX_GPIO_NR(6, 28), "strap4");
99 gpio_request(IMX_GPIO_NR(6, 29), "strap5");
100
Giuseppe Paganocbadb0b2013-11-15 17:42:51 +0100101 gpio_direction_output(IMX_GPIO_NR(2, 31), 1); /* Power supply on */
102
103 gpio_direction_output(IMX_GPIO_NR(3, 23), 0); /* assert PHY rst */
104
105 gpio_direction_output(IMX_GPIO_NR(6, 24), 1);
106 gpio_direction_output(IMX_GPIO_NR(6, 25), 1);
107 gpio_direction_output(IMX_GPIO_NR(6, 27), 1);
108 gpio_direction_output(IMX_GPIO_NR(6, 28), 1);
109 gpio_direction_output(IMX_GPIO_NR(6, 29), 1);
110 udelay(1000);
111
112 gpio_set_value(IMX_GPIO_NR(3, 23), 1); /* deassert PHY rst */
113
114 /* Need 100ms delay to exit from reset. */
115 udelay(1000 * 100);
116
117 gpio_free(IMX_GPIO_NR(6, 24));
118 gpio_free(IMX_GPIO_NR(6, 25));
119 gpio_free(IMX_GPIO_NR(6, 27));
120 gpio_free(IMX_GPIO_NR(6, 28));
121 gpio_free(IMX_GPIO_NR(6, 29));
Giuseppe Paganocbadb0b2013-11-15 17:42:51 +0100122}
123
Fabio Estevam5c824dd2013-09-26 22:59:25 -0300124static void setup_iomux_uart(void)
125{
vpeter476b08ce2015-08-03 12:49:05 +0200126 SETUP_IOMUX_PADS(uart2_pads);
Fabio Estevam5c824dd2013-09-26 22:59:25 -0300127}
128
129static void setup_iomux_wdog(void)
130{
vpeter476b08ce2015-08-03 12:49:05 +0200131 SETUP_IOMUX_PADS(wdog_pads);
Fabio Estevam5c824dd2013-09-26 22:59:25 -0300132 gpio_direction_output(WDT_TRG, 0);
133 gpio_direction_output(WDT_EN, 1);
Giuseppe Paganoc1546692013-11-15 17:42:54 +0100134 gpio_direction_input(WDT_TRG);
Fabio Estevam5c824dd2013-09-26 22:59:25 -0300135}
136
Fabio Estevam5c824dd2013-09-26 22:59:25 -0300137int board_early_init_f(void)
138{
139 setup_iomux_wdog();
140 setup_iomux_uart();
141
142 return 0;
143}
144
Giuseppe Paganocbadb0b2013-11-15 17:42:51 +0100145int board_phy_config(struct phy_device *phydev)
146{
147 mx6_rgmii_rework(phydev);
148 if (phydev->drv->config)
149 phydev->drv->config(phydev);
150
151 return 0;
152}
153
Fabio Estevam5c824dd2013-09-26 22:59:25 -0300154int board_init(void)
155{
156 /* address of boot parameters */
157 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
158
Fabio Estevam5c824dd2013-09-26 22:59:25 -0300159 return 0;
160}
161
vpeter476b08ce2015-08-03 12:49:05 +0200162int board_late_init(void)
163{
164#ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
165 if (is_cpu_type(MXC_CPU_MX6Q))
Simon Glass6a38e412017-08-03 12:22:09 -0600166 env_set("board_rev", "MX6Q");
vpeter476b08ce2015-08-03 12:49:05 +0200167 else
Simon Glass6a38e412017-08-03 12:22:09 -0600168 env_set("board_rev", "MX6DL");
vpeter476b08ce2015-08-03 12:49:05 +0200169#endif
Peter Robinson01b7b2d2021-04-02 17:52:51 +0100170 setup_iomux_enet();
171
vpeter476b08ce2015-08-03 12:49:05 +0200172 return 0;
173}
174
Fabio Estevam5c824dd2013-09-26 22:59:25 -0300175int checkboard(void)
176{
vpeter476b08ce2015-08-03 12:49:05 +0200177 if (is_cpu_type(MXC_CPU_MX6Q))
178 puts("Board: Udoo Quad\n");
179 else
180 puts("Board: Udoo DualLite\n");
Fabio Estevam5c824dd2013-09-26 22:59:25 -0300181
182 return 0;
183}