blob: 956da5f26c1c6736ef76f6f19ebb89ee3299b648 [file] [log] [blame]
Tom Rini53633a82024-02-29 12:33:36 -05001// SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2/*
3 * Copyright (C) STMicroelectronics 2022 - All Rights Reserved
4 * Author: Alexandre Torgue <alexandre.torgue@foss.st.com> for STMicroelectronics.
5 */
6
7/dts-v1/;
8
9#include "stm32mp157c-dk2.dts"
10#include "stm32mp15-scmi.dtsi"
11
12/ {
13 model = "STMicroelectronics STM32MP157C-DK2 SCMI Discovery Board";
Tom Rini93743d22024-04-01 09:08:13 -040014 compatible = "st,stm32mp157c-dk2-scmi", "st,stm32mp157";
Tom Rini53633a82024-02-29 12:33:36 -050015
16 reserved-memory {
17 optee@de000000 {
18 reg = <0xde000000 0x2000000>;
19 no-map;
20 };
21 };
22};
23
24&cpu0 {
25 clocks = <&scmi_clk CK_SCMI_MPU>;
26};
27
28&cpu1 {
29 clocks = <&scmi_clk CK_SCMI_MPU>;
30};
31
32&cryp1 {
33 clocks = <&scmi_clk CK_SCMI_CRYP1>;
34 resets = <&scmi_reset RST_SCMI_CRYP1>;
35};
36
37&dsi {
38 phy-dsi-supply = <&scmi_reg18>;
Tom Rini6bb92fc2024-05-20 09:54:58 -060039 clocks = <&rcc DSI>, <&scmi_clk CK_SCMI_HSE>, <&rcc DSI_PX>;
Tom Rini53633a82024-02-29 12:33:36 -050040};
41
42&gpioz {
43 clocks = <&scmi_clk CK_SCMI_GPIOZ>;
44};
45
46&hash1 {
47 clocks = <&scmi_clk CK_SCMI_HASH1>;
48 resets = <&scmi_reset RST_SCMI_HASH1>;
49};
50
51&i2c4 {
52 clocks = <&scmi_clk CK_SCMI_I2C4>;
53 resets = <&scmi_reset RST_SCMI_I2C4>;
54};
55
56&iwdg2 {
57 clocks = <&rcc IWDG2>, <&scmi_clk CK_SCMI_LSI>;
58};
59
60&mdma1 {
61 resets = <&scmi_reset RST_SCMI_MDMA>;
62};
63
64&m4_rproc {
65 /delete-property/ st,syscfg-holdboot;
66 resets = <&scmi_reset RST_SCMI_MCU>,
67 <&scmi_reset RST_SCMI_MCU_HOLD_BOOT>;
Tom Rini93743d22024-04-01 09:08:13 -040068 reset-names = "mcu_rst", "hold_boot";
Tom Rini53633a82024-02-29 12:33:36 -050069};
70
71&rcc {
72 compatible = "st,stm32mp1-rcc-secure", "syscon";
73 clock-names = "hse", "hsi", "csi", "lse", "lsi";
74 clocks = <&scmi_clk CK_SCMI_HSE>,
75 <&scmi_clk CK_SCMI_HSI>,
76 <&scmi_clk CK_SCMI_CSI>,
77 <&scmi_clk CK_SCMI_LSE>,
78 <&scmi_clk CK_SCMI_LSI>;
79};
80
81&rng1 {
82 clocks = <&scmi_clk CK_SCMI_RNG1>;
83 resets = <&scmi_reset RST_SCMI_RNG1>;
84};
85
86&rtc {
87 clocks = <&scmi_clk CK_SCMI_RTCAPB>, <&scmi_clk CK_SCMI_RTC>;
88};