blob: fada8aa61db8d1e44df313e59e690fcddae10bba [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Wang Huanddf89f92014-09-05 13:52:45 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Biwen Lid15aa9f2019-12-31 15:33:44 +08004 * Copyright 2019 NXP
Wang Huanddf89f92014-09-05 13:52:45 +08005 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Hongbo Zhang912b3812016-07-21 18:09:39 +080010#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
11
Tang Yuantian8b160bc2015-05-14 17:20:28 +080012#define CONFIG_DEEP_SLEEP
Wang Huanddf89f92014-09-05 13:52:45 +080013
Wang Huanddf89f92014-09-05 13:52:45 +080014#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
15#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
16
York Sun1006cad2015-04-29 10:35:35 -070017#define DDR_SDRAM_CFG 0x470c0008
18#define DDR_CS0_BNDS 0x008000bf
19#define DDR_CS0_CONFIG 0x80014302
20#define DDR_TIMING_CFG_0 0x50550004
21#define DDR_TIMING_CFG_1 0xbcb38c56
22#define DDR_TIMING_CFG_2 0x0040d120
23#define DDR_TIMING_CFG_3 0x010e1000
24#define DDR_TIMING_CFG_4 0x00000001
25#define DDR_TIMING_CFG_5 0x03401400
26#define DDR_SDRAM_CFG_2 0x00401010
27#define DDR_SDRAM_MODE 0x00061c60
28#define DDR_SDRAM_MODE_2 0x00180000
29#define DDR_SDRAM_INTERVAL 0x18600618
30#define DDR_DDR_WRLVL_CNTL 0x8655f605
31#define DDR_DDR_WRLVL_CNTL_2 0x05060607
32#define DDR_DDR_WRLVL_CNTL_3 0x05050505
33#define DDR_DDR_CDR1 0x80040000
34#define DDR_DDR_CDR2 0x00000001
35#define DDR_SDRAM_CLK_CNTL 0x02000000
36#define DDR_DDR_ZQ_CNTL 0x89080600
37#define DDR_CS0_CONFIG_2 0
38#define DDR_SDRAM_CFG_MEM_EN 0x80000000
Tang Yuantian8b160bc2015-05-14 17:20:28 +080039#define SDRAM_CFG2_D_INIT 0x00000010
40#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
41#define SDRAM_CFG2_FRC_SR 0x80000000
42#define SDRAM_CFG_BI 0x00000001
York Sun1006cad2015-04-29 10:35:35 -070043
Alison Wang948c6092014-12-03 15:00:48 +080044#ifdef CONFIG_SD_BOOT
Udit Agarwal22ec2382019-11-07 16:11:32 +000045#ifdef CONFIG_NXP_ESBC
Sumit Garge2ca9432016-06-14 13:52:40 -040046/*
47 * HDR would be appended at end of image and copied to DDR along
48 * with U-Boot image.
49 */
Semen Protsenkod776ecf2016-11-16 19:19:06 +020050#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
Udit Agarwal22ec2382019-11-07 16:11:32 +000051#endif /* ifdef CONFIG_NXP_ESBC */
Alison Wang948c6092014-12-03 15:00:48 +080052
Alison Wang948c6092014-12-03 15:00:48 +080053#define CONFIG_SPL_MAX_SIZE 0x1a000
54#define CONFIG_SPL_STACK 0x1001d000
55#define CONFIG_SPL_PAD_TO 0x1c000
Alison Wang948c6092014-12-03 15:00:48 +080056
Tang Yuantian8b160bc2015-05-14 17:20:28 +080057#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
58 CONFIG_SYS_MONITOR_LEN)
Alison Wang948c6092014-12-03 15:00:48 +080059#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
60#define CONFIG_SPL_BSS_START_ADDR 0x80100000
61#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Sumit Garge2ca9432016-06-14 13:52:40 -040062
63#ifdef CONFIG_U_BOOT_HDR_SIZE
64/*
65 * HDR would be appended at end of image and copied to DDR along
66 * with U-Boot image. Here u-boot max. size is 512K. So if binary
67 * size increases then increase this size in case of secure boot as
68 * it uses raw u-boot image instead of fit image.
69 */
Vinitha Pillai31b11c62017-02-01 18:28:53 +053070#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
Sumit Garge2ca9432016-06-14 13:52:40 -040071#else
Vinitha Pillai31b11c62017-02-01 18:28:53 +053072#define CONFIG_SYS_MONITOR_LEN 0x100000
Sumit Garge2ca9432016-06-14 13:52:40 -040073#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
Alison Wang948c6092014-12-03 15:00:48 +080074#endif
75
Wang Huanddf89f92014-09-05 13:52:45 +080076#define PHYS_SDRAM 0x80000000
77#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
78
79#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
80#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
81
Wang Huanddf89f92014-09-05 13:52:45 +080082/*
83 * IFC Definitions
84 */
Alison Wangdd45cc52015-10-15 17:54:40 +080085#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huanddf89f92014-09-05 13:52:45 +080086#define CONFIG_SYS_FLASH_BASE 0x60000000
87#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
88
89#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
90#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
91 CSPR_PORT_SIZE_16 | \
92 CSPR_MSEL_NOR | \
93 CSPR_V)
94#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
95
96/* NOR Flash Timing Params */
97#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
98 CSOR_NOR_TRHZ_80)
99#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
100 FTIM0_NOR_TEADC(0x5) | \
101 FTIM0_NOR_TAVDS(0x0) | \
102 FTIM0_NOR_TEAHC(0x5))
103#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
104 FTIM1_NOR_TRAD_NOR(0x1A) | \
105 FTIM1_NOR_TSEQRAD_NOR(0x13))
106#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
107 FTIM2_NOR_TCH(0x4) | \
108 FTIM2_NOR_TWP(0x1c) | \
109 FTIM2_NOR_TWPH(0x0e))
110#define CONFIG_SYS_NOR_FTIM3 0
111
Wang Huanddf89f92014-09-05 13:52:45 +0800112#define CONFIG_SYS_FLASH_QUIET_TEST
113#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
114
Wang Huanddf89f92014-09-05 13:52:45 +0800115#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
116#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
117#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
118
119#define CONFIG_SYS_FLASH_EMPTY_INFO
120#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
121
Yuan Yaoda17d1a2014-10-17 15:26:34 +0800122#define CONFIG_SYS_WRITE_SWAPPED_DATA
Alison Wang2145a372014-12-09 17:38:02 +0800123#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800124
125/* CPLD */
126
127#define CONFIG_SYS_CPLD_BASE 0x7fb00000
128#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
129
130#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
131#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
132 CSPR_PORT_SIZE_8 | \
133 CSPR_MSEL_GPCM | \
134 CSPR_V)
135#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
136#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
137 CSOR_NOR_NOR_MODE_AVD_NOR | \
138 CSOR_NOR_TRHZ_80)
139
140/* CPLD Timing parameters for IFC GPCM */
141#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
142 FTIM0_GPCM_TEADC(0xf) | \
143 FTIM0_GPCM_TEAHC(0xf))
144#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
145 FTIM1_GPCM_TRAD(0x3f))
146#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
147 FTIM2_GPCM_TCH(0xf) | \
148 FTIM2_GPCM_TWP(0xff))
149#define CONFIG_SYS_FPGA_FTIM3 0x0
150#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
151#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
152#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
153#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
154#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
155#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
156#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
157#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
158#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
159#define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
160#define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
161#define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
162#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
163#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
164#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
165#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
166
167/*
168 * Serial Port
169 */
Alison Wang2a397ce2015-01-04 15:30:59 +0800170#ifdef CONFIG_LPUART
Alison Wang2a397ce2015-01-04 15:30:59 +0800171#define CONFIG_LPUART_32B_REG
172#else
Wang Huanddf89f92014-09-05 13:52:45 +0800173#define CONFIG_SYS_NS16550_SERIAL
Bin Meng06229a92016-01-13 19:38:59 -0800174#ifndef CONFIG_DM_SERIAL
Wang Huanddf89f92014-09-05 13:52:45 +0800175#define CONFIG_SYS_NS16550_REG_SIZE 1
Bin Meng06229a92016-01-13 19:38:59 -0800176#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800177#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wang2a397ce2015-01-04 15:30:59 +0800178#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800179
Wang Huanddf89f92014-09-05 13:52:45 +0800180/*
181 * I2C
182 */
Wang Huanddf89f92014-09-05 13:52:45 +0800183
Biwen Lie5bd7132021-02-05 19:02:02 +0800184/* GPIO */
Biwen Lie5bd7132021-02-05 19:02:02 +0800185
Alison Wangaf276f42014-10-17 15:26:35 +0800186/* EEPROM */
Alison Wangaf276f42014-10-17 15:26:35 +0800187#define CONFIG_SYS_I2C_EEPROM_NXID
188#define CONFIG_SYS_EEPROM_BUS_NUM 1
Alison Wangaf276f42014-10-17 15:26:35 +0800189
Wang Huanddf89f92014-09-05 13:52:45 +0800190/*
191 * MMC
192 */
Wang Huanddf89f92014-09-05 13:52:45 +0800193
194/*
Wang Huan92072192014-09-05 13:52:50 +0800195 * Video
196 */
Sanchayan Maitye15479b2017-04-11 11:12:09 +0530197#ifdef CONFIG_VIDEO_FSL_DCU_FB
Wang Huan92072192014-09-05 13:52:50 +0800198#define CONFIG_VIDEO_BMP_LOGO
199
200#define CONFIG_FSL_DCU_SII9022A
201#define CONFIG_SYS_I2C_DVI_BUS_NUM 1
202#define CONFIG_SYS_I2C_DVI_ADDR 0x39
203#endif
204
205/*
Wang Huanddf89f92014-09-05 13:52:45 +0800206 * eTSEC
207 */
Wang Huanddf89f92014-09-05 13:52:45 +0800208
209#ifdef CONFIG_TSEC_ENET
Bin Meng19c04602019-07-19 00:29:59 +0300210#define CONFIG_ETHPRIME "ethernet@2d10000"
Wang Huanddf89f92014-09-05 13:52:45 +0800211#endif
212
Minghuan Liana4d6b612014-10-31 13:43:44 +0800213/* PCIe */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400214#define CONFIG_PCIE1 /* PCIE controller 1 */
215#define CONFIG_PCIE2 /* PCIE controller 2 */
Minghuan Liana4d6b612014-10-31 13:43:44 +0800216
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800217#ifdef CONFIG_PCI
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800218#define CONFIG_PCI_SCAN_SHOW
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800219#endif
220
Xiubo Li563e3ce2014-11-21 17:40:57 +0800221#define CONFIG_PEN_ADDR_BIG_ENDIAN
Mingkai Hu5b0df8a2015-10-26 19:47:41 +0800222#define CONFIG_LAYERSCAPE_NS_ACCESS
Xiubo Li563e3ce2014-11-21 17:40:57 +0800223#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Andre Przywara70c78932017-02-16 01:20:19 +0000224#define COUNTER_FREQUENCY 12500000
Xiubo Li563e3ce2014-11-21 17:40:57 +0800225
Wang Huanddf89f92014-09-05 13:52:45 +0800226#define CONFIG_HWCONFIG
Zhuoyu Zhangfe4f2882015-08-17 18:55:12 +0800227#define HWCONFIG_BUFFER_SIZE 256
228
229#define CONFIG_FSL_DEVICE_DISABLE
Wang Huanddf89f92014-09-05 13:52:45 +0800230
Alison Wanga999c9d2017-05-26 15:46:15 +0800231#define BOOT_TARGET_DEVICES(func) \
232 func(MMC, mmc, 0) \
Yunfeng Ding0c1d95e2019-02-19 14:44:04 +0800233 func(USB, usb, 0) \
234 func(DHCP, dhcp, na)
Alison Wanga999c9d2017-05-26 15:46:15 +0800235#include <config_distro_bootcmd.h>
Wang Huanddf89f92014-09-05 13:52:45 +0800236
Alison Wang2a397ce2015-01-04 15:30:59 +0800237#ifdef CONFIG_LPUART
238#define CONFIG_EXTRA_ENV_SETTINGS \
Alison Wang6a8e9782020-04-23 22:37:34 +0800239 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200 " \
240 "cma=64M@0x0-0xb0000000\0" \
Alison Wangec2ab3c2015-10-26 14:08:28 +0800241 "initrd_high=0xffffffff\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800242 "fdt_addr=0x64f00000\0" \
243 "kernel_addr=0x65000000\0" \
244 "scriptaddr=0x80000000\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530245 "scripthdraddr=0x80080000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800246 "fdtheader_addr_r=0x80100000\0" \
247 "kernelheader_addr_r=0x80200000\0" \
248 "kernel_addr_r=0x81000000\0" \
249 "fdt_addr_r=0x90000000\0" \
250 "ramdisk_addr_r=0xa0000000\0" \
251 "load_addr=0xa0000000\0" \
252 "kernel_size=0x2800000\0" \
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800253 "kernel_addr_sd=0x8000\0" \
254 "kernel_size_sd=0x14000\0" \
Alison Wangd168ade2020-01-21 07:33:01 +0000255 "othbootargs=cma=64M@0x0-0xb0000000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800256 BOOTENV \
257 "boot_scripts=ls1021atwr_boot.scr\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530258 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800259 "scan_dev_for_boot_part=" \
260 "part list ${devtype} ${devnum} devplist; " \
261 "env exists devplist || setenv devplist 1; " \
262 "for distro_bootpart in ${devplist}; do " \
263 "if fstype ${devtype} " \
264 "${devnum}:${distro_bootpart} " \
265 "bootfstype; then " \
266 "run scan_dev_for_boot; " \
267 "fi; " \
268 "done\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530269 "scan_dev_for_boot=" \
270 "echo Scanning ${devtype} " \
271 "${devnum}:${distro_bootpart}...; " \
272 "for prefix in ${boot_prefixes}; do " \
273 "run scan_dev_for_scripts; " \
274 "done;" \
275 "\0" \
276 "boot_a_script=" \
277 "load ${devtype} ${devnum}:${distro_bootpart} " \
278 "${scriptaddr} ${prefix}${script}; " \
279 "env exists secureboot && load ${devtype} " \
280 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000281 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
282 "env exists secureboot " \
Sumit Garg50f14672017-06-06 20:51:31 +0530283 "&& esbc_validate ${scripthdraddr};" \
284 "source ${scriptaddr}\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800285 "installer=load mmc 0:2 $load_addr " \
286 "/flex_installer_arm32.itb; " \
287 "bootm $load_addr#ls1021atwr\0" \
288 "qspi_bootcmd=echo Trying load from qspi..;" \
289 "sf probe && sf read $load_addr " \
290 "$kernel_addr $kernel_size && bootm $load_addr#$board\0" \
291 "nor_bootcmd=echo Trying load from nor..;" \
292 "cp.b $kernel_addr $load_addr " \
293 "$kernel_size && bootm $load_addr#$board\0"
Alison Wang2a397ce2015-01-04 15:30:59 +0800294#else
Wang Huanddf89f92014-09-05 13:52:45 +0800295#define CONFIG_EXTRA_ENV_SETTINGS \
Alison Wang6a8e9782020-04-23 22:37:34 +0800296 "bootargs=root=/dev/ram0 rw console=ttyS0,115200 " \
297 "cma=64M@0x0-0xb0000000\0" \
Alison Wangec2ab3c2015-10-26 14:08:28 +0800298 "initrd_high=0xffffffff\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800299 "fdt_addr=0x64f00000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530300 "kernel_addr=0x61000000\0" \
301 "kernelheader_addr=0x60800000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800302 "scriptaddr=0x80000000\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530303 "scripthdraddr=0x80080000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800304 "fdtheader_addr_r=0x80100000\0" \
305 "kernelheader_addr_r=0x80200000\0" \
306 "kernel_addr_r=0x81000000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530307 "kernelheader_size=0x40000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800308 "fdt_addr_r=0x90000000\0" \
309 "ramdisk_addr_r=0xa0000000\0" \
310 "load_addr=0xa0000000\0" \
311 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530312 "kernel_addr_sd=0x8000\0" \
313 "kernel_size_sd=0x14000\0" \
314 "kernelhdr_addr_sd=0x4000\0" \
315 "kernelhdr_size_sd=0x10\0" \
Alison Wangd168ade2020-01-21 07:33:01 +0000316 "othbootargs=cma=64M@0x0-0xb0000000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800317 BOOTENV \
318 "boot_scripts=ls1021atwr_boot.scr\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530319 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800320 "scan_dev_for_boot_part=" \
321 "part list ${devtype} ${devnum} devplist; " \
322 "env exists devplist || setenv devplist 1; " \
323 "for distro_bootpart in ${devplist}; do " \
324 "if fstype ${devtype} " \
325 "${devnum}:${distro_bootpart} " \
326 "bootfstype; then " \
327 "run scan_dev_for_boot; " \
328 "fi; " \
329 "done\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530330 "scan_dev_for_boot=" \
331 "echo Scanning ${devtype} " \
332 "${devnum}:${distro_bootpart}...; " \
333 "for prefix in ${boot_prefixes}; do " \
334 "run scan_dev_for_scripts; " \
335 "done;" \
336 "\0" \
337 "boot_a_script=" \
338 "load ${devtype} ${devnum}:${distro_bootpart} " \
339 "${scriptaddr} ${prefix}${script}; " \
340 "env exists secureboot && load ${devtype} " \
341 "${devnum}:${distro_bootpart} " \
342 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
343 "&& esbc_validate ${scripthdraddr};" \
344 "source ${scriptaddr}\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800345 "qspi_bootcmd=echo Trying load from qspi..;" \
346 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530347 "$kernel_addr $kernel_size; env exists secureboot " \
348 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
349 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
350 "bootm $load_addr#$board\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800351 "nor_bootcmd=echo Trying load from nor..;" \
352 "cp.b $kernel_addr $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530353 "$kernel_size; env exists secureboot " \
354 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
355 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
356 "bootm $load_addr#$board\0" \
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800357 "sd_bootcmd=echo Trying load from SD ..;" \
358 "mmcinfo && mmc read $load_addr " \
359 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530360 "env exists secureboot && mmc read $kernelheader_addr_r " \
361 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
362 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800363 "bootm $load_addr#$board\0"
Alison Wang2a397ce2015-01-04 15:30:59 +0800364#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800365
366/*
367 * Miscellaneous configurable options
368 */
Alison Wang71477062020-02-03 15:25:19 +0800369#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Wang Huanddf89f92014-09-05 13:52:45 +0800370
Xiubo Li03d40aa2014-11-21 17:40:59 +0800371#define CONFIG_LS102XA_STREAM_ID
372
Wang Huanddf89f92014-09-05 13:52:45 +0800373#define CONFIG_SYS_INIT_SP_OFFSET \
374 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
375#define CONFIG_SYS_INIT_SP_ADDR \
376 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
377
Alison Wang948c6092014-12-03 15:00:48 +0800378#ifdef CONFIG_SPL_BUILD
379#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
380#else
Wang Huanddf89f92014-09-05 13:52:45 +0800381#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Alison Wang948c6092014-12-03 15:00:48 +0800382#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800383
384/*
385 * Environment
386 */
Wang Huanddf89f92014-09-05 13:52:45 +0800387
Aneesh Bansal962021a2016-01-22 16:37:22 +0530388#include <asm/fsl_secure_boot.h>
Alison Wang13b0bb82016-01-15 15:29:32 +0800389#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ruchika Gupta901ae762014-10-15 11:39:06 +0530390
Wang Huanddf89f92014-09-05 13:52:45 +0800391#endif