Keerthy | 05d670e | 2021-04-23 11:27:33 -0500 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
| 2 | /* |
| 3 | * K3: AM64 SoC definitions, structures etc. |
| 4 | * |
| 5 | * (C) Copyright (C) 2020-2021 Texas Instruments Incorporated - https://www.ti.com/ |
| 6 | */ |
| 7 | #ifndef __ASM_ARCH_AM64_HARDWARE_H |
| 8 | #define __ASM_ARCH_AM64_HARDWARE_H |
| 9 | |
Keerthy | 05d670e | 2021-04-23 11:27:33 -0500 | [diff] [blame] | 10 | #define CTRL_MMR0_BASE 0x43000000 |
| 11 | #define CTRLMMR_MAIN_DEVSTAT (CTRL_MMR0_BASE + 0x30) |
| 12 | |
Dave Gerlach | eaef129 | 2021-04-23 11:27:34 -0500 | [diff] [blame] | 13 | #define PADCFG_MMR1_BASE 0xf0000 |
| 14 | |
Michael Liebert | f19e3a6 | 2021-12-15 16:14:28 +0100 | [diff] [blame^] | 15 | #define MCU_PADCFG_MMR1_BASE 0x04080000 |
| 16 | |
Keerthy | 05d670e | 2021-04-23 11:27:33 -0500 | [diff] [blame] | 17 | #define MAIN_DEVSTAT_PRIMARY_BOOTMODE_MASK 0x00000078 |
| 18 | #define MAIN_DEVSTAT_PRIMARY_BOOTMODE_SHIFT 3 |
| 19 | |
| 20 | #define MAIN_DEVSTAT_PRIMARY_BOOTMODE_CFG_MASK 0x00000380 |
| 21 | #define MAIN_DEVSTAT_PRIMARY_BOOTMODE_CFG_SHIFT 7 |
| 22 | |
| 23 | #define MAIN_DEVSTAT_BACKUP_BOOTMODE_MASK 0x00001c00 |
| 24 | #define MAIN_DEVSTAT_BACKUP_BOOTMODE_SHIFT 10 |
| 25 | |
| 26 | #define MAIN_DEVSTAT_BACKUP_BOOTMODE_CFG_MASK 0x00002000 |
| 27 | #define MAIN_DEVSTAT_BACKUP_BOOTMODE_CFG_SHIFT 13 |
| 28 | |
| 29 | /* After the cfg mask and shifts have been applied */ |
| 30 | #define MAIN_DEVSTAT_PRIMARY_MMC_PORT_SHIFT 2 |
| 31 | #define MAIN_DEVSTAT_PRIMARY_MMC_PORT_MASK 0x04 |
| 32 | |
Aswath Govindraju | 8a05c9a | 2021-06-04 22:00:32 +0530 | [diff] [blame] | 33 | #define MAIN_DEVSTAT_PRIMARY_USB_MODE_SHIFT 1 |
| 34 | #define MAIN_DEVSTAT_PRIMARY_USB_MODE_MASK 0x02 |
| 35 | |
| 36 | #define MAIN_DEVSTAT_BACKUP_USB_MODE_MASK 0x01 |
| 37 | |
Keerthy | 05d670e | 2021-04-23 11:27:33 -0500 | [diff] [blame] | 38 | /* |
Dave Gerlach | eaef129 | 2021-04-23 11:27:34 -0500 | [diff] [blame] | 39 | * The CTRL_MMR and PADCFG_MMR memory space is divided into several |
| 40 | * equally-spaced partitions, so defining the partition size allows us to |
| 41 | * determine register addresses common to those partitions. |
Keerthy | 05d670e | 2021-04-23 11:27:33 -0500 | [diff] [blame] | 42 | */ |
| 43 | #define CTRL_MMR0_PARTITION_SIZE 0x4000 |
| 44 | |
| 45 | /* |
Dave Gerlach | eaef129 | 2021-04-23 11:27:34 -0500 | [diff] [blame] | 46 | * CTRL_MMR and PADCFG_MMR lock/kick-mechanism shared register definitions. |
Keerthy | 05d670e | 2021-04-23 11:27:33 -0500 | [diff] [blame] | 47 | */ |
| 48 | #define CTRLMMR_LOCK_KICK0 0x01008 |
| 49 | #define CTRLMMR_LOCK_KICK0_UNLOCK_VAL 0x68ef3490 |
| 50 | #define CTRLMMR_LOCK_KICK0_UNLOCKED_MASK BIT(0) |
| 51 | #define CTRLMMR_LOCK_KICK0_UNLOCKED_SHIFT 0 |
| 52 | #define CTRLMMR_LOCK_KICK1 0x0100c |
| 53 | #define CTRLMMR_LOCK_KICK1_UNLOCK_VAL 0xd172bc5a |
| 54 | |
Dave Gerlach | b27a9f2 | 2021-04-23 11:27:35 -0500 | [diff] [blame] | 55 | #define ROM_ENTENDED_BOOT_DATA_INFO 0x701beb00 |
| 56 | |
Aswath Govindraju | 832aed6 | 2021-06-04 22:00:38 +0530 | [diff] [blame] | 57 | /* Use Last 2K as Scratch pad */ |
| 58 | #define TI_SRAM_SCRATCH_BOARD_EEPROM_START 0x7019f800 |
Lokesh Vutla | 01032a4 | 2021-05-06 16:44:49 +0530 | [diff] [blame] | 59 | |
Keerthy | 05d670e | 2021-04-23 11:27:33 -0500 | [diff] [blame] | 60 | #endif /* __ASM_ARCH_DRA8_HARDWARE_H */ |