blob: 382bd922f213d0afc3e7c4764fb9b1cf264f7b27 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0 */
Stefan Roese5ffceb82015-03-26 15:36:56 +01002/*
3 * Copyright (C) Marvell International Ltd. and its affiliates
Stefan Roese5ffceb82015-03-26 15:36:56 +01004 */
5
6#ifndef _DDR3_INIT_H
7#define _DDR3_INIT_H
8
Chris Packham1a07d212018-05-10 13:28:29 +12009#include "ddr_ml_wrapper.h"
10#if defined(CONFIG_ARMADA_38X) || defined(CONFIG_ARMADA_39X)
11#include "mv_ddr_plat.h"
Stefan Roese5ffceb82015-03-26 15:36:56 +010012#endif
Chris Packham1a07d212018-05-10 13:28:29 +120013
14#include "seq_exec.h"
Stefan Roese5ffceb82015-03-26 15:36:56 +010015#include "ddr3_logging_def.h"
16#include "ddr3_training_hw_algo.h"
17#include "ddr3_training_ip.h"
18#include "ddr3_training_ip_centralization.h"
19#include "ddr3_training_ip_engine.h"
20#include "ddr3_training_ip_flow.h"
21#include "ddr3_training_ip_pbs.h"
22#include "ddr3_training_ip_prv_if.h"
Stefan Roese5ffceb82015-03-26 15:36:56 +010023#include "ddr3_training_leveling.h"
24#include "xor.h"
25
Stefan Roese5ffceb82015-03-26 15:36:56 +010026/* For checking function return values */
27#define CHECK_STATUS(orig_func) \
28 { \
29 int status; \
30 status = orig_func; \
31 if (MV_OK != status) \
32 return status; \
33 }
34
Chris Packham1a07d212018-05-10 13:28:29 +120035#define GET_MAX_VALUE(x, y) \
36 ((x) > (y)) ? (x) : (y)
37
38#define SUB_VERSION 0
39
40/* max number of devices supported by driver */
41#define MAX_DEVICE_NUM 1
42
Stefan Roese5ffceb82015-03-26 15:36:56 +010043enum log_level {
44 MV_LOG_LEVEL_0,
45 MV_LOG_LEVEL_1,
46 MV_LOG_LEVEL_2,
47 MV_LOG_LEVEL_3
48};
49
50/* Globals */
Chris Packham1a07d212018-05-10 13:28:29 +120051extern u8 debug_training, debug_calibration, debug_ddr4_centralization,
52 debug_tap_tuning, debug_dm_tuning;
Stefan Roese5ffceb82015-03-26 15:36:56 +010053extern u8 is_reg_dump;
54extern u8 generic_init_controller;
Chris Packham1a07d212018-05-10 13:28:29 +120055/* list of allowed frequency listed in order of enum hws_ddr_freq */
56extern u32 freq_val[DDR_FREQ_LAST];
Stefan Roese5ffceb82015-03-26 15:36:56 +010057extern u32 is_pll_old;
58extern struct cl_val_per_freq cas_latency_table[];
59extern struct pattern_info pattern_table[];
60extern struct cl_val_per_freq cas_write_latency_table[];
Stefan Roese5ffceb82015-03-26 15:36:56 +010061extern u8 debug_centralization, debug_training_ip, debug_training_bist,
62 debug_pbs, debug_training_static, debug_leveling;
Stefan Roese5ffceb82015-03-26 15:36:56 +010063extern struct hws_tip_config_func_db config_func_info[];
Stefan Roese5ffceb82015-03-26 15:36:56 +010064extern u8 twr_mask_table[];
65extern u8 cl_mask_table[];
66extern u8 cwl_mask_table[];
67extern u16 rfc_table[];
68extern u32 speed_bin_table_t_rc[];
69extern u32 speed_bin_table_t_rcd_t_rp[];
Stefan Roese5ffceb82015-03-26 15:36:56 +010070
Chris Packham1a07d212018-05-10 13:28:29 +120071extern u32 vref_init_val;
Stefan Roese5ffceb82015-03-26 15:36:56 +010072extern u32 g_zpri_data;
73extern u32 g_znri_data;
74extern u32 g_zpri_ctrl;
75extern u32 g_znri_ctrl;
76extern u32 g_zpodt_data;
77extern u32 g_znodt_data;
78extern u32 g_zpodt_ctrl;
79extern u32 g_znodt_ctrl;
80extern u32 g_dic;
Chris Packham1a07d212018-05-10 13:28:29 +120081extern u32 g_odt_config;
Stefan Roese5ffceb82015-03-26 15:36:56 +010082extern u32 g_rtt_nom;
Chris Packham1a07d212018-05-10 13:28:29 +120083extern u32 g_rtt_wr;
84extern u32 g_rtt_park;
Stefan Roese5ffceb82015-03-26 15:36:56 +010085
86extern u8 debug_training_access;
Stefan Roese5ffceb82015-03-26 15:36:56 +010087extern u32 first_active_if;
Chris Packham1a07d212018-05-10 13:28:29 +120088extern u32 delay_enable, ck_delay, ca_delay;
Stefan Roese5ffceb82015-03-26 15:36:56 +010089extern u32 mask_tune_func;
90extern u32 rl_version;
91extern int rl_mid_freq_wa;
92extern u8 calibration_update_control; /* 2 external only, 1 is internal only */
93extern enum hws_ddr_freq medium_freq;
94
Stefan Roese5ffceb82015-03-26 15:36:56 +010095extern enum hws_result training_result[MAX_STAGE_LIMIT][MAX_INTERFACE_NUM];
Stefan Roese5ffceb82015-03-26 15:36:56 +010096extern enum hws_ddr_freq low_freq;
Stefan Roese5ffceb82015-03-26 15:36:56 +010097extern enum auto_tune_stage training_stage;
98extern u32 is_pll_before_init;
99extern u32 is_adll_calib_before_init;
100extern u32 is_dfs_in_init;
101extern int wl_debug_delay;
Chris Packham1a07d212018-05-10 13:28:29 +1200102extern u32 silicon_delay[MAX_DEVICE_NUM];
Stefan Roese5ffceb82015-03-26 15:36:56 +0100103extern u32 start_pattern, end_pattern;
104extern u32 phy_reg0_val;
105extern u32 phy_reg1_val;
106extern u32 phy_reg2_val;
107extern u32 phy_reg3_val;
108extern enum hws_pattern sweep_pattern;
109extern enum hws_pattern pbs_pattern;
Chris Packham1a07d212018-05-10 13:28:29 +1200110extern u32 g_znri_data;
111extern u32 g_zpri_data;
112extern u32 g_znri_ctrl;
113extern u32 g_zpri_ctrl;
Stefan Roese5ffceb82015-03-26 15:36:56 +0100114extern u32 finger_test, p_finger_start, p_finger_end, n_finger_start,
115 n_finger_end, p_finger_step, n_finger_step;
Chris Packham1a07d212018-05-10 13:28:29 +1200116extern u32 mode_2t;
Stefan Roese5ffceb82015-03-26 15:36:56 +0100117extern u32 xsb_validate_type;
118extern u32 xsb_validation_base_address;
119extern u32 odt_additional;
120extern u32 debug_mode;
Stefan Roese5ffceb82015-03-26 15:36:56 +0100121extern u32 debug_dunit;
122extern u32 clamp_tbl[];
Chris Packham1a07d212018-05-10 13:28:29 +1200123extern u32 freq_mask[MAX_DEVICE_NUM][DDR_FREQ_LAST];
Stefan Roese5ffceb82015-03-26 15:36:56 +0100124
125extern u32 maxt_poll_tries;
126extern u32 is_bist_reset_bit;
Stefan Roese5ffceb82015-03-26 15:36:56 +0100127
128extern u8 vref_window_size[MAX_INTERFACE_NUM][MAX_BUS_NUM];
Stefan Roese5ffceb82015-03-26 15:36:56 +0100129extern u32 effective_cs;
130extern int ddr3_tip_centr_skip_min_win_check;
131extern u32 *dq_map_table;
Stefan Roese5ffceb82015-03-26 15:36:56 +0100132
Stefan Roese5ffceb82015-03-26 15:36:56 +0100133extern u8 debug_training_hw_alg;
Stefan Roese5ffceb82015-03-26 15:36:56 +0100134
Stefan Roese5ffceb82015-03-26 15:36:56 +0100135extern u32 start_xsb_offset;
Stefan Roese5ffceb82015-03-26 15:36:56 +0100136extern u32 odt_config;
Stefan Roese5ffceb82015-03-26 15:36:56 +0100137
Stefan Roese5ffceb82015-03-26 15:36:56 +0100138extern u16 mask_results_dq_reg_map[];
Stefan Roese5ffceb82015-03-26 15:36:56 +0100139
Stefan Roese5ffceb82015-03-26 15:36:56 +0100140extern u32 target_freq;
Chris Packham1a07d212018-05-10 13:28:29 +1200141extern u32 dfs_low_freq;
142extern u32 mem_size[];
143
144extern u32 nominal_avs;
145extern u32 extension_avs;
146
Stefan Roese5ffceb82015-03-26 15:36:56 +0100147
148/* Prototypes */
Chris Packham1a07d212018-05-10 13:28:29 +1200149int ddr3_init(void);
Stefan Roese5ffceb82015-03-26 15:36:56 +0100150int ddr3_tip_enable_init_sequence(u32 dev_num);
151
Chris Packham1a07d212018-05-10 13:28:29 +1200152int ddr3_hws_hw_training(enum hws_algo_type algo_mode);
153int mv_ddr_early_init(void);
154int mv_ddr_early_init2(void);
Stefan Roese5ffceb82015-03-26 15:36:56 +0100155int ddr3_silicon_post_init(void);
156int ddr3_post_run_alg(void);
157int ddr3_if_ecc_enabled(void);
158void ddr3_new_tip_ecc_scrub(void);
159
Chris Packham1a07d212018-05-10 13:28:29 +1200160void mv_ddr_ver_print(void);
161struct mv_ddr_topology_map *mv_ddr_topology_map_get(void);
Stefan Roese5ffceb82015-03-26 15:36:56 +0100162
163int ddr3_if_ecc_enabled(void);
164int ddr3_tip_reg_write(u32 dev_num, u32 reg_addr, u32 data);
165int ddr3_tip_reg_read(u32 dev_num, u32 reg_addr, u32 *data, u32 reg_mask);
166int ddr3_silicon_get_ddr_target_freq(u32 *ddr_freq);
Stefan Roese5ffceb82015-03-26 15:36:56 +0100167
168int print_adll(u32 dev_num, u32 adll[MAX_INTERFACE_NUM * MAX_BUS_NUM]);
Chris Packham1a07d212018-05-10 13:28:29 +1200169int print_ph(u32 dev_num, u32 adll[MAX_INTERFACE_NUM * MAX_BUS_NUM]);
170int read_phase_value(u32 dev_num, u32 pup_values[MAX_INTERFACE_NUM * MAX_BUS_NUM],
171 int reg_addr, u32 mask);
172int write_leveling_value(u32 dev_num, u32 pup_values[MAX_INTERFACE_NUM * MAX_BUS_NUM],
173 u32 pup_ph_values[MAX_INTERFACE_NUM * MAX_BUS_NUM], int reg_addr);
Stefan Roese5ffceb82015-03-26 15:36:56 +0100174int ddr3_tip_restore_dunit_regs(u32 dev_num);
Chris Packham1a07d212018-05-10 13:28:29 +1200175void print_topology(struct mv_ddr_topology_map *tm);
Stefan Roese5ffceb82015-03-26 15:36:56 +0100176
177u32 mv_board_id_get(void);
178
179int ddr3_load_topology_map(void);
Stefan Roese5ffceb82015-03-26 15:36:56 +0100180void ddr3_hws_set_log_level(enum ddr_lib_debug_block block, u8 level);
Chris Packham1a07d212018-05-10 13:28:29 +1200181void mv_ddr_user_log_level_set(enum ddr_lib_debug_block block);
Stefan Roese5ffceb82015-03-26 15:36:56 +0100182int ddr3_tip_tune_training_params(u32 dev_num,
183 struct tune_train_params *params);
184void get_target_freq(u32 freq_mode, u32 *ddr_freq, u32 *hclk_ps);
Stefan Roese5ffceb82015-03-26 15:36:56 +0100185void ddr3_fast_path_static_cs_size_config(u32 cs_ena);
Stefan Roese5ffceb82015-03-26 15:36:56 +0100186u32 mv_board_id_index_get(u32 board_id);
Stefan Roese5ffceb82015-03-26 15:36:56 +0100187void ddr3_set_log_level(u32 n_log_level);
Chris Packham1a07d212018-05-10 13:28:29 +1200188int calc_cs_num(u32 dev_num, u32 if_id, u32 *cs_num);
Stefan Roese5ffceb82015-03-26 15:36:56 +0100189
190int hws_ddr3_cs_base_adr_calc(u32 if_id, u32 cs, u32 *cs_base_addr);
191
192int ddr3_tip_print_pbs_result(u32 dev_num, u32 cs_num, enum pbs_dir pbs_mode);
193int ddr3_tip_clean_pbs_result(u32 dev_num, enum pbs_dir pbs_mode);
194
Chris Packham1a07d212018-05-10 13:28:29 +1200195u32 mv_ddr_init_freq_get(void);
196void mv_ddr_mc_config(void);
197int mv_ddr_mc_init(void);
198void mv_ddr_set_calib_controller(void);
Stefan Roese5ffceb82015-03-26 15:36:56 +0100199#endif /* _DDR3_INIT_H */