Chee Hong Ang | c281717 | 2020-12-24 18:21:13 +0800 | [diff] [blame] | 1 | CONFIG_ARM=y |
Chee Hong Ang | c281717 | 2020-12-24 18:21:13 +0800 | [diff] [blame] | 2 | CONFIG_SPL_LDSCRIPT="arch/arm/mach-socfpga/u-boot-spl-soc64.lds" |
| 3 | CONFIG_ARCH_SOCFPGA=y |
| 4 | CONFIG_SYS_TEXT_BASE=0x200000 |
| 5 | CONFIG_SYS_MALLOC_F_LEN=0x2000 |
Tom Rini | b2e0b32 | 2021-01-29 13:56:04 -0500 | [diff] [blame] | 6 | CONFIG_NR_DRAM_BANKS=2 |
Chee Hong Ang | c281717 | 2020-12-24 18:21:13 +0800 | [diff] [blame] | 7 | CONFIG_ENV_SIZE=0x1000 |
| 8 | CONFIG_ENV_OFFSET=0x200 |
Tom Rini | b2e0b32 | 2021-01-29 13:56:04 -0500 | [diff] [blame] | 9 | CONFIG_SYS_SPI_U_BOOT_OFFS=0x02000000 |
Chee Hong Ang | c281717 | 2020-12-24 18:21:13 +0800 | [diff] [blame] | 10 | CONFIG_DM_GPIO=y |
Tom Rini | b2e0b32 | 2021-01-29 13:56:04 -0500 | [diff] [blame] | 11 | CONFIG_SPL_TEXT_BASE=0xFFE00000 |
Chee Hong Ang | c281717 | 2020-12-24 18:21:13 +0800 | [diff] [blame] | 12 | CONFIG_TARGET_SOCFPGA_AGILEX_SOCDK=y |
| 13 | CONFIG_IDENT_STRING="socfpga_agilex" |
| 14 | CONFIG_SPL_FS_FAT=y |
Tom Rini | b2e0b32 | 2021-01-29 13:56:04 -0500 | [diff] [blame] | 15 | CONFIG_DEFAULT_DEVICE_TREE="socfpga_agilex_socdk" |
Chee Hong Ang | c281717 | 2020-12-24 18:21:13 +0800 | [diff] [blame] | 16 | CONFIG_FIT=y |
Siew Chin Lim | b130efa | 2021-03-24 23:56:37 +0800 | [diff] [blame] | 17 | CONFIG_SPL_FIT_SIGNATURE=y |
Chee Hong Ang | c281717 | 2020-12-24 18:21:13 +0800 | [diff] [blame] | 18 | CONFIG_SPL_LOAD_FIT=y |
| 19 | CONFIG_SPL_LOAD_FIT_ADDRESS=0x02000000 |
| 20 | # CONFIG_USE_SPL_FIT_GENERATOR is not set |
| 21 | CONFIG_BOOTDELAY=5 |
| 22 | CONFIG_USE_BOOTARGS=y |
| 23 | CONFIG_BOOTARGS="earlycon" |
Siew Chin Lim | 14b8a48 | 2021-03-01 20:04:14 +0800 | [diff] [blame] | 24 | CONFIG_USE_BOOTCOMMAND=y |
| 25 | CONFIG_BOOTCOMMAND="run fatscript; run mmcfitload; run linux_qspi_enable; run mmcfitboot" |
Tom Rini | f12c67f | 2021-04-27 08:28:38 -0400 | [diff] [blame^] | 26 | CONFIG_SPL_CRC32_SUPPORT=y |
Chee Hong Ang | c281717 | 2020-12-24 18:21:13 +0800 | [diff] [blame] | 27 | CONFIG_SPL_CACHE=y |
| 28 | CONFIG_SPL_SPI_LOAD=y |
Chee Hong Ang | c281717 | 2020-12-24 18:21:13 +0800 | [diff] [blame] | 29 | CONFIG_SPL_ATF=y |
| 30 | CONFIG_SPL_ATF_NO_PLATFORM_PARAM=y |
| 31 | CONFIG_HUSH_PARSER=y |
| 32 | CONFIG_SYS_PROMPT="SOCFPGA_AGILEX # " |
| 33 | CONFIG_CMD_MEMTEST=y |
| 34 | CONFIG_CMD_GPIO=y |
| 35 | CONFIG_CMD_I2C=y |
| 36 | CONFIG_CMD_MMC=y |
| 37 | CONFIG_CMD_SPI=y |
| 38 | CONFIG_CMD_USB=y |
| 39 | CONFIG_CMD_DHCP=y |
| 40 | CONFIG_CMD_MII=y |
| 41 | CONFIG_CMD_PING=y |
| 42 | CONFIG_CMD_CACHE=y |
| 43 | CONFIG_CMD_EXT4=y |
| 44 | CONFIG_CMD_FAT=y |
| 45 | CONFIG_CMD_FS_GENERIC=y |
Chee Hong Ang | c281717 | 2020-12-24 18:21:13 +0800 | [diff] [blame] | 46 | CONFIG_ENV_IS_IN_MMC=y |
| 47 | CONFIG_NET_RANDOM_ETHADDR=y |
| 48 | CONFIG_SPL_DM_SEQ_ALIAS=y |
| 49 | CONFIG_SPL_ALTERA_SDRAM=y |
| 50 | CONFIG_DWAPB_GPIO=y |
| 51 | CONFIG_DM_I2C=y |
| 52 | CONFIG_SYS_I2C_DW=y |
| 53 | CONFIG_DM_MMC=y |
| 54 | CONFIG_MMC_DW=y |
| 55 | CONFIG_MTD=y |
| 56 | CONFIG_SF_DEFAULT_MODE=0x2003 |
| 57 | CONFIG_SPI_FLASH_SPANSION=y |
| 58 | CONFIG_SPI_FLASH_STMICRO=y |
| 59 | CONFIG_PHY_MICREL=y |
| 60 | CONFIG_PHY_MICREL_KSZ90X1=y |
| 61 | CONFIG_DM_ETH=y |
| 62 | CONFIG_ETH_DESIGNWARE=y |
| 63 | CONFIG_MII=y |
| 64 | CONFIG_DM_RESET=y |
| 65 | CONFIG_SPI=y |
| 66 | CONFIG_CADENCE_QSPI=y |
| 67 | CONFIG_DESIGNWARE_SPI=y |
| 68 | CONFIG_USB=y |
| 69 | CONFIG_DM_USB=y |
| 70 | CONFIG_USB_DWC2=y |
| 71 | CONFIG_USB_STORAGE=y |
| 72 | CONFIG_DESIGNWARE_WATCHDOG=y |
| 73 | CONFIG_WDT=y |
| 74 | # CONFIG_SPL_USE_TINY_PRINTF is not set |
| 75 | CONFIG_PANIC_HANG=y |