blob: c49f59b839ede53d74097a37535e17a9715ae5b2 [file] [log] [blame]
Kumar Gala81a21e92007-11-29 00:15:30 -06001/*
Kumar Gala8975d7a2010-12-30 12:09:53 -06002 * Copyright 2007-2011 Freescale Semiconductor, Inc.
Kumar Gala81a21e92007-11-29 00:15:30 -06003 *
4 * (C) Copyright 2000
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#include <common.h>
27#include <libfdt.h>
28#include <fdt_support.h>
Kumar Galaec68f932008-05-29 11:22:06 -050029#include <asm/processor.h>
Vivek Mahajan780e42b2009-09-22 12:48:27 +053030#include <linux/ctype.h>
Kumar Gala76eef3e2009-03-19 03:40:08 -050031#include <asm/io.h>
Kumar Gala38449a42009-09-10 03:02:13 -050032#include <asm/fsl_portals.h>
Dipen Dudhat93877732009-09-02 11:25:08 +053033#ifdef CONFIG_FSL_ESDHC
34#include <fsl_esdhc.h>
35#endif
Timur Tabibb763662011-05-03 13:35:11 -050036#include "../../../../drivers/qe/qe.h" /* For struct qe_firmware */
Kumar Gala81a21e92007-11-29 00:15:30 -060037
Trent Piephobc424c92008-12-03 15:16:38 -080038DECLARE_GLOBAL_DATA_PTR;
39
Kumar Gala1f164482008-01-17 08:25:45 -060040extern void ft_qe_setup(void *blob);
Poonam Aggrwal4ca72ae2009-09-02 19:40:36 +053041extern void ft_fixup_num_cores(void *blob);
Kumar Gala8975d7a2010-12-30 12:09:53 -060042extern void ft_srio_setup(void *blob);
Kim Phillips868e3462008-06-16 15:55:53 -050043
Kumar Gala36d6b3f2008-01-17 16:48:33 -060044#ifdef CONFIG_MP
45#include "mp.h"
Kumar Gala36d6b3f2008-01-17 16:48:33 -060046
47void ft_fixup_cpu(void *blob, u64 memory_limit)
48{
49 int off;
Peter Tyser7feaacb2009-10-23 15:55:47 -050050 ulong spin_tbl_addr = get_spin_phys_addr();
Kumar Galae1064b32009-03-31 23:11:05 -050051 u32 bootpg = determine_mp_bootpg();
52 u32 id = get_my_id();
Aaron Sierraec8863b2010-09-30 12:22:16 -050053 const char *enable_method;
Kumar Gala36d6b3f2008-01-17 16:48:33 -060054
55 off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
56 while (off != -FDT_ERR_NOTFOUND) {
57 u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
58
59 if (reg) {
Matthew McClintock51a11932010-08-19 13:57:48 -050060 u64 val = *reg * SIZE_BOOT_ENTRY + spin_tbl_addr;
61 val = cpu_to_fdt32(val);
Kumar Gala36d6b3f2008-01-17 16:48:33 -060062 if (*reg == id) {
Matthew McClintock51a11932010-08-19 13:57:48 -050063 fdt_setprop_string(blob, off, "status",
64 "okay");
Kumar Gala36d6b3f2008-01-17 16:48:33 -060065 } else {
Kumar Gala36d6b3f2008-01-17 16:48:33 -060066 fdt_setprop_string(blob, off, "status",
67 "disabled");
Kumar Gala36d6b3f2008-01-17 16:48:33 -060068 }
Aaron Sierraec8863b2010-09-30 12:22:16 -050069
70 if (hold_cores_in_reset(0)) {
71#ifdef CONFIG_FSL_CORENET
72 /* Cores held in reset, use BRR to release */
73 enable_method = "fsl,brr-holdoff";
74#else
75 /* Cores held in reset, use EEBPCR to release */
76 enable_method = "fsl,eebpcr-holdoff";
77#endif
78 } else {
79 /* Cores out of reset and in a spin-loop */
80 enable_method = "spin-table";
81
82 fdt_setprop(blob, off, "cpu-release-addr",
83 &val, sizeof(val));
84 }
85
Matthew McClintock51a11932010-08-19 13:57:48 -050086 fdt_setprop_string(blob, off, "enable-method",
Aaron Sierraec8863b2010-09-30 12:22:16 -050087 enable_method);
Kumar Gala36d6b3f2008-01-17 16:48:33 -060088 } else {
89 printf ("cpu NULL\n");
90 }
91 off = fdt_node_offset_by_prop_value(blob, off,
92 "device_type", "cpu", 4);
93 }
94
95 /* Reserve the boot page so OSes dont use it */
96 if ((u64)bootpg < memory_limit) {
97 off = fdt_add_mem_rsv(blob, bootpg, (u64)4096);
98 if (off < 0)
99 printf("%s: %s\n", __FUNCTION__, fdt_strerror(off));
100 }
101}
102#endif
Kumar Gala1f164482008-01-17 08:25:45 -0600103
Kumar Gala76eef3e2009-03-19 03:40:08 -0500104#ifdef CONFIG_SYS_FSL_CPC
105static inline void ft_fixup_l3cache(void *blob, int off)
106{
107 u32 line_size, num_ways, size, num_sets;
108 cpc_corenet_t *cpc = (void *)CONFIG_SYS_FSL_CPC_ADDR;
109 u32 cfg0 = in_be32(&cpc->cpccfg0);
110
111 size = CPC_CFG0_SZ_K(cfg0) * 1024 * CONFIG_SYS_NUM_CPC;
112 num_ways = CPC_CFG0_NUM_WAYS(cfg0);
113 line_size = CPC_CFG0_LINE_SZ(cfg0);
114 num_sets = size / (line_size * num_ways);
115
116 fdt_setprop(blob, off, "cache-unified", NULL, 0);
117 fdt_setprop_cell(blob, off, "cache-block-size", line_size);
118 fdt_setprop_cell(blob, off, "cache-size", size);
119 fdt_setprop_cell(blob, off, "cache-sets", num_sets);
120 fdt_setprop_cell(blob, off, "cache-level", 3);
121#ifdef CONFIG_SYS_CACHE_STASHING
122 fdt_setprop_cell(blob, off, "cache-stash-id", 1);
123#endif
124}
125#else
Kumar Galae56f2c52009-03-19 09:16:10 -0500126#define ft_fixup_l3cache(x, y)
Kumar Gala76eef3e2009-03-19 03:40:08 -0500127#endif
Kumar Galae56f2c52009-03-19 09:16:10 -0500128
129#if defined(CONFIG_L2_CACHE)
Kumar Galaec68f932008-05-29 11:22:06 -0500130/* return size in kilobytes */
131static inline u32 l2cache_size(void)
132{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133 volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
Kumar Galaec68f932008-05-29 11:22:06 -0500134 volatile u32 l2siz_field = (l2cache->l2ctl >> 28) & 0x3;
135 u32 ver = SVR_SOC_VER(get_svr());
136
137 switch (l2siz_field) {
138 case 0x0:
139 break;
140 case 0x1:
141 if (ver == SVR_8540 || ver == SVR_8560 ||
142 ver == SVR_8541 || ver == SVR_8541_E ||
143 ver == SVR_8555 || ver == SVR_8555_E)
144 return 128;
145 else
146 return 256;
147 break;
148 case 0x2:
149 if (ver == SVR_8540 || ver == SVR_8560 ||
150 ver == SVR_8541 || ver == SVR_8541_E ||
151 ver == SVR_8555 || ver == SVR_8555_E)
152 return 256;
153 else
154 return 512;
155 break;
156 case 0x3:
157 return 1024;
158 break;
159 }
160
161 return 0;
162}
163
164static inline void ft_fixup_l2cache(void *blob)
165{
166 int len, off;
167 u32 *ph;
168 struct cpu_type *cpu = identify_cpu(SVR_SOC_VER(get_svr()));
Kumar Galaec68f932008-05-29 11:22:06 -0500169
170 const u32 line_size = 32;
171 const u32 num_ways = 8;
172 const u32 size = l2cache_size() * 1024;
173 const u32 num_sets = size / (line_size * num_ways);
174
175 off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
176 if (off < 0) {
177 debug("no cpu node fount\n");
178 return;
179 }
180
181 ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
182
183 if (ph == NULL) {
184 debug("no next-level-cache property\n");
185 return ;
186 }
187
188 off = fdt_node_offset_by_phandle(blob, *ph);
189 if (off < 0) {
190 printf("%s: %s\n", __func__, fdt_strerror(off));
191 return ;
192 }
193
194 if (cpu) {
Timur Tabi3369d292011-04-29 18:08:44 -0500195 char buf[40];
Vivek Mahajan780e42b2009-09-22 12:48:27 +0530196
Timur Tabi3369d292011-04-29 18:08:44 -0500197 if (isdigit(cpu->name[0])) {
198 /* MPCxxxx, where xxxx == 4-digit number */
199 len = sprintf(buf, "fsl,mpc%s-l2-cache-controller",
200 cpu->name) + 1;
201 } else {
202 /* Pxxxx or Txxxx, where xxxx == 4-digit number */
203 len = sprintf(buf, "fsl,%c%s-l2-cache-controller",
204 tolower(cpu->name[0]), cpu->name + 1) + 1;
205 }
206
207 /*
208 * append "cache" after the NULL character that the previous
209 * sprintf wrote. This is how a device tree stores multiple
210 * strings in a property.
211 */
212 len += sprintf(buf + len, "cache") + 1;
213
214 fdt_setprop(blob, off, "compatible", buf, len);
Kumar Galaec68f932008-05-29 11:22:06 -0500215 }
216 fdt_setprop(blob, off, "cache-unified", NULL, 0);
217 fdt_setprop_cell(blob, off, "cache-block-size", line_size);
Kumar Galaec68f932008-05-29 11:22:06 -0500218 fdt_setprop_cell(blob, off, "cache-size", size);
219 fdt_setprop_cell(blob, off, "cache-sets", num_sets);
220 fdt_setprop_cell(blob, off, "cache-level", 2);
Kumar Galae56f2c52009-03-19 09:16:10 -0500221
222 /* we dont bother w/L3 since no platform of this type has one */
223}
224#elif defined(CONFIG_BACKSIDE_L2_CACHE)
225static inline void ft_fixup_l2cache(void *blob)
226{
227 int off, l2_off, l3_off = -1;
228 u32 *ph;
229 u32 l2cfg0 = mfspr(SPRN_L2CFG0);
230 u32 size, line_size, num_ways, num_sets;
Kumar Galae08c6d82011-07-21 00:20:21 -0500231 int has_l2 = 1;
232
233 /* P2040/P2040E has no L2, so dont set any L2 props */
234 if ((SVR_SOC_VER(get_svr()) == SVR_P2040) ||
235 (SVR_SOC_VER(get_svr()) == SVR_P2040_E))
236 has_l2 = 0;
Kumar Galae56f2c52009-03-19 09:16:10 -0500237
238 size = (l2cfg0 & 0x3fff) * 64 * 1024;
239 num_ways = ((l2cfg0 >> 14) & 0x1f) + 1;
240 line_size = (((l2cfg0 >> 23) & 0x3) + 1) * 32;
241 num_sets = size / (line_size * num_ways);
242
243 off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
244
245 while (off != -FDT_ERR_NOTFOUND) {
246 ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
247
248 if (ph == NULL) {
249 debug("no next-level-cache property\n");
250 goto next;
251 }
252
253 l2_off = fdt_node_offset_by_phandle(blob, *ph);
254 if (l2_off < 0) {
255 printf("%s: %s\n", __func__, fdt_strerror(off));
256 goto next;
257 }
258
Kumar Galae08c6d82011-07-21 00:20:21 -0500259 if (has_l2) {
Kumar Gala8d2817c2009-03-19 02:53:01 -0500260#ifdef CONFIG_SYS_CACHE_STASHING
Kumar Gala8d2817c2009-03-19 02:53:01 -0500261 u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
262 if (reg)
263 fdt_setprop_cell(blob, l2_off, "cache-stash-id",
264 (*reg * 2) + 32 + 1);
Kumar Gala8d2817c2009-03-19 02:53:01 -0500265#endif
266
Kumar Galae08c6d82011-07-21 00:20:21 -0500267 fdt_setprop(blob, l2_off, "cache-unified", NULL, 0);
268 fdt_setprop_cell(blob, l2_off, "cache-block-size",
269 line_size);
270 fdt_setprop_cell(blob, l2_off, "cache-size", size);
271 fdt_setprop_cell(blob, l2_off, "cache-sets", num_sets);
272 fdt_setprop_cell(blob, l2_off, "cache-level", 2);
273 fdt_setprop(blob, l2_off, "compatible", "cache", 6);
274 }
Kumar Galae56f2c52009-03-19 09:16:10 -0500275
276 if (l3_off < 0) {
277 ph = (u32 *)fdt_getprop(blob, l2_off, "next-level-cache", 0);
278
279 if (ph == NULL) {
280 debug("no next-level-cache property\n");
281 goto next;
282 }
283 l3_off = *ph;
284 }
285next:
286 off = fdt_node_offset_by_prop_value(blob, off,
287 "device_type", "cpu", 4);
288 }
289 if (l3_off > 0) {
290 l3_off = fdt_node_offset_by_phandle(blob, l3_off);
291 if (l3_off < 0) {
292 printf("%s: %s\n", __func__, fdt_strerror(off));
293 return ;
294 }
295 ft_fixup_l3cache(blob, l3_off);
296 }
Kumar Galaec68f932008-05-29 11:22:06 -0500297}
298#else
299#define ft_fixup_l2cache(x)
300#endif
301
302static inline void ft_fixup_cache(void *blob)
303{
304 int off;
305
306 off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
307
308 while (off != -FDT_ERR_NOTFOUND) {
309 u32 l1cfg0 = mfspr(SPRN_L1CFG0);
310 u32 l1cfg1 = mfspr(SPRN_L1CFG1);
311 u32 isize, iline_size, inum_sets, inum_ways;
312 u32 dsize, dline_size, dnum_sets, dnum_ways;
313
314 /* d-side config */
315 dsize = (l1cfg0 & 0x7ff) * 1024;
316 dnum_ways = ((l1cfg0 >> 11) & 0xff) + 1;
317 dline_size = (((l1cfg0 >> 23) & 0x3) + 1) * 32;
318 dnum_sets = dsize / (dline_size * dnum_ways);
319
320 fdt_setprop_cell(blob, off, "d-cache-block-size", dline_size);
Kumar Galaec68f932008-05-29 11:22:06 -0500321 fdt_setprop_cell(blob, off, "d-cache-size", dsize);
322 fdt_setprop_cell(blob, off, "d-cache-sets", dnum_sets);
323
Kumar Gala8d2817c2009-03-19 02:53:01 -0500324#ifdef CONFIG_SYS_CACHE_STASHING
325 {
326 u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
327 if (reg)
328 fdt_setprop_cell(blob, off, "cache-stash-id",
329 (*reg * 2) + 32 + 0);
330 }
331#endif
332
Kumar Galaec68f932008-05-29 11:22:06 -0500333 /* i-side config */
334 isize = (l1cfg1 & 0x7ff) * 1024;
335 inum_ways = ((l1cfg1 >> 11) & 0xff) + 1;
336 iline_size = (((l1cfg1 >> 23) & 0x3) + 1) * 32;
337 inum_sets = isize / (iline_size * inum_ways);
338
339 fdt_setprop_cell(blob, off, "i-cache-block-size", iline_size);
Kumar Galaec68f932008-05-29 11:22:06 -0500340 fdt_setprop_cell(blob, off, "i-cache-size", isize);
341 fdt_setprop_cell(blob, off, "i-cache-sets", inum_sets);
342
343 off = fdt_node_offset_by_prop_value(blob, off,
344 "device_type", "cpu", 4);
345 }
346
347 ft_fixup_l2cache(blob);
348}
349
350
Andy Fleminge3366052008-10-07 08:09:50 -0500351void fdt_add_enet_stashing(void *fdt)
352{
353 do_fixup_by_compat(fdt, "gianfar", "bd-stash", NULL, 0, 1);
354
355 do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-len", 96, 1);
356
357 do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-idx", 0, 1);
Pankaj Chauhand829fb62011-01-25 14:44:57 +0530358 do_fixup_by_compat(fdt, "fsl,etsec2", "bd-stash", NULL, 0, 1);
359 do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-len", 96, 1);
360 do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-idx", 0, 1);
Andy Fleminge3366052008-10-07 08:09:50 -0500361}
362
Kumar Galab915e0d2009-03-19 02:46:28 -0500363#if defined(CONFIG_SYS_DPAA_FMAN) || defined(CONFIG_SYS_DPAA_PME)
Kumar Gala3f35bb52010-07-10 06:38:16 -0500364static void ft_fixup_clks(void *blob, const char *compat, u32 offset,
365 unsigned long freq)
Kumar Galab915e0d2009-03-19 02:46:28 -0500366{
Kumar Gala3f35bb52010-07-10 06:38:16 -0500367 phys_addr_t phys = offset + CONFIG_SYS_CCSRBAR_PHYS;
368 int off = fdt_node_offset_by_compat_reg(blob, compat, phys);
Kumar Galab915e0d2009-03-19 02:46:28 -0500369
370 if (off >= 0) {
371 off = fdt_setprop_cell(blob, off, "clock-frequency", freq);
372 if (off > 0)
373 printf("WARNING enable to set clock-frequency "
Kumar Gala3f35bb52010-07-10 06:38:16 -0500374 "for %s: %s\n", compat, fdt_strerror(off));
Kumar Galab915e0d2009-03-19 02:46:28 -0500375 }
376}
377
378static void ft_fixup_dpaa_clks(void *blob)
379{
380 sys_info_t sysinfo;
381
382 get_sys_info(&sysinfo);
Kumar Gala3f35bb52010-07-10 06:38:16 -0500383 ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM1_OFFSET,
384 sysinfo.freqFMan[0]);
Kumar Galab915e0d2009-03-19 02:46:28 -0500385
386#if (CONFIG_SYS_NUM_FMAN == 2)
Kumar Gala3f35bb52010-07-10 06:38:16 -0500387 ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM2_OFFSET,
388 sysinfo.freqFMan[1]);
Kumar Galab915e0d2009-03-19 02:46:28 -0500389#endif
390
391#ifdef CONFIG_SYS_DPAA_PME
Kumar Gala3f35bb52010-07-10 06:38:16 -0500392 do_fixup_by_compat_u32(blob, "fsl,pme",
393 "clock-frequency", sysinfo.freqPME, 1);
Kumar Galab915e0d2009-03-19 02:46:28 -0500394#endif
395}
396#else
397#define ft_fixup_dpaa_clks(x)
398#endif
399
Liu Yud555da12010-01-15 14:58:40 +0800400#ifdef CONFIG_QE
401static void ft_fixup_qe_snum(void *blob)
402{
403 unsigned int svr;
404
405 svr = mfspr(SPRN_SVR);
406 if (SVR_SOC_VER(svr) == SVR_8569_E) {
407 if(IS_SVR_REV(svr, 1, 0))
408 do_fixup_by_compat_u32(blob, "fsl,qe",
409 "fsl,qe-num-snums", 46, 1);
410 else
411 do_fixup_by_compat_u32(blob, "fsl,qe",
412 "fsl,qe-num-snums", 76, 1);
413 }
414}
415#endif
416
Timur Tabibb763662011-05-03 13:35:11 -0500417/**
418 * fdt_fixup_fman_firmware -- insert the Fman firmware into the device tree
419 *
420 * The binding for an Fman firmware node is documented in
421 * Documentation/powerpc/dts-bindings/fsl/dpaa/fman.txt. This node contains
422 * the actual Fman firmware binary data. The operating system is expected to
423 * be able to parse the binary data to determine any attributes it needs.
424 */
425#ifdef CONFIG_SYS_DPAA_FMAN
426void fdt_fixup_fman_firmware(void *blob)
427{
428 int rc, fmnode, fwnode = -1;
429 uint32_t phandle;
430 struct qe_firmware *fmanfw;
431 const struct qe_header *hdr;
432 unsigned int length;
433 uint32_t crc;
434 const char *p;
435
436 /* The first Fman we find will contain the actual firmware. */
437 fmnode = fdt_node_offset_by_compatible(blob, -1, "fsl,fman");
438 if (fmnode < 0)
439 /* Exit silently if there are no Fman devices */
440 return;
441
442 /* If we already have a firmware node, then also exit silently. */
443 if (fdt_node_offset_by_compatible(blob, -1, "fsl,fman-firmware") > 0)
444 return;
445
446 /* If the environment variable is not set, then exit silently */
447 p = getenv("fman_ucode");
448 if (!p)
449 return;
450
451 fmanfw = (struct qe_firmware *) simple_strtoul(p, NULL, 0);
452 if (!fmanfw)
453 return;
454
455 hdr = &fmanfw->header;
456 length = be32_to_cpu(hdr->length);
457
458 /* Verify the firmware. */
459 if ((hdr->magic[0] != 'Q') || (hdr->magic[1] != 'E') ||
460 (hdr->magic[2] != 'F')) {
461 printf("Data at %p is not an Fman firmware\n", fmanfw);
462 return;
463 }
464
465 if (length > CONFIG_SYS_FMAN_FW_LENGTH) {
466 printf("Fman firmware at %p is too large (size=%u)\n",
467 fmanfw, length);
468 return;
469 }
470
471 length -= sizeof(u32); /* Subtract the size of the CRC */
472 crc = be32_to_cpu(*(u32 *)((void *)fmanfw + length));
473 if (crc != crc32_no_comp(0, (void *)fmanfw, length)) {
474 printf("Fman firmware at %p has invalid CRC\n", fmanfw);
475 return;
476 }
477
478 /* Increase the size of the fdt to make room for the node. */
479 rc = fdt_increase_size(blob, fmanfw->header.length);
480 if (rc < 0) {
481 printf("Unable to make room for Fman firmware: %s\n",
482 fdt_strerror(rc));
483 return;
484 }
485
486 /* Create the firmware node. */
487 fwnode = fdt_add_subnode(blob, fmnode, "fman-firmware");
488 if (fwnode < 0) {
489 char s[64];
490 fdt_get_path(blob, fmnode, s, sizeof(s));
491 printf("Could not add firmware node to %s: %s\n", s,
492 fdt_strerror(fwnode));
493 return;
494 }
495 rc = fdt_setprop_string(blob, fwnode, "compatible", "fsl,fman-firmware");
496 if (rc < 0) {
497 char s[64];
498 fdt_get_path(blob, fwnode, s, sizeof(s));
499 printf("Could not add compatible property to node %s: %s\n", s,
500 fdt_strerror(rc));
501 return;
502 }
503 phandle = fdt_alloc_phandle(blob);
504 rc = fdt_setprop_cell(blob, fwnode, "linux,phandle", phandle);
505 if (rc < 0) {
506 char s[64];
507 fdt_get_path(blob, fwnode, s, sizeof(s));
508 printf("Could not add phandle property to node %s: %s\n", s,
509 fdt_strerror(rc));
510 return;
511 }
512 rc = fdt_setprop(blob, fwnode, "fsl,firmware", fmanfw, fmanfw->header.length);
513 if (rc < 0) {
514 char s[64];
515 fdt_get_path(blob, fwnode, s, sizeof(s));
516 printf("Could not add firmware property to node %s: %s\n", s,
517 fdt_strerror(rc));
518 return;
519 }
520
521 /* Find all other Fman nodes and point them to the firmware node. */
522 while ((fmnode = fdt_node_offset_by_compatible(blob, fmnode, "fsl,fman")) > 0) {
523 rc = fdt_setprop_cell(blob, fmnode, "fsl,firmware-phandle", phandle);
524 if (rc < 0) {
525 char s[64];
526 fdt_get_path(blob, fmnode, s, sizeof(s));
527 printf("Could not add pointer property to node %s: %s\n",
528 s, fdt_strerror(rc));
529 return;
530 }
531 }
532}
533#else
534#define fdt_fixup_fman_firmware(x)
535#endif
536
Kumar Gala81a21e92007-11-29 00:15:30 -0600537void ft_cpu_setup(void *blob, bd_t *bd)
538{
Haiying Wangbb8aea72009-01-15 11:58:35 -0500539 int off;
540 int val;
541 sys_info_t sysinfo;
542
Kim Phillips868e3462008-06-16 15:55:53 -0500543 /* delete crypto node if not on an E-processor */
544 if (!IS_E_PROCESSOR(get_svr()))
545 fdt_fixup_crypto_node(blob, 0);
546
Kumar Galafabda922008-08-19 15:41:18 -0500547 fdt_fixup_ethernet(blob);
Andy Fleminge3366052008-10-07 08:09:50 -0500548
549 fdt_add_enet_stashing(blob);
Kumar Gala81a21e92007-11-29 00:15:30 -0600550
551 do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
Kumar Gala24f86a82009-09-17 01:52:37 -0500552 "timebase-frequency", get_tbclk(), 1);
Kumar Gala81a21e92007-11-29 00:15:30 -0600553 do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
554 "bus-frequency", bd->bi_busfreq, 1);
Haiying Wangbb8aea72009-01-15 11:58:35 -0500555 get_sys_info(&sysinfo);
556 off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
557 while (off != -FDT_ERR_NOTFOUND) {
558 u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
559 val = cpu_to_fdt32(sysinfo.freqProcessor[*reg]);
560 fdt_setprop(blob, off, "clock-frequency", &val, 4);
561 off = fdt_node_offset_by_prop_value(blob, off, "device_type",
562 "cpu", 4);
563 }
Kumar Gala81a21e92007-11-29 00:15:30 -0600564 do_fixup_by_prop_u32(blob, "device_type", "soc", 4,
565 "bus-frequency", bd->bi_busfreq, 1);
Trent Piephobc424c92008-12-03 15:16:38 -0800566
567 do_fixup_by_compat_u32(blob, "fsl,pq3-localbus",
568 "bus-frequency", gd->lbc_clk, 1);
569 do_fixup_by_compat_u32(blob, "fsl,elbc",
570 "bus-frequency", gd->lbc_clk, 1);
Kumar Gala81a21e92007-11-29 00:15:30 -0600571#ifdef CONFIG_QE
Kumar Gala1f164482008-01-17 08:25:45 -0600572 ft_qe_setup(blob);
Liu Yud555da12010-01-15 14:58:40 +0800573 ft_fixup_qe_snum(blob);
Kumar Gala81a21e92007-11-29 00:15:30 -0600574#endif
575
Timur Tabibb763662011-05-03 13:35:11 -0500576 fdt_fixup_fman_firmware(blob);
577
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200578#ifdef CONFIG_SYS_NS16550
Kumar Gala81a21e92007-11-29 00:15:30 -0600579 do_fixup_by_compat_u32(blob, "ns16550",
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200580 "clock-frequency", CONFIG_SYS_NS16550_CLK, 1);
Kumar Gala81a21e92007-11-29 00:15:30 -0600581#endif
582
583#ifdef CONFIG_CPM2
584 do_fixup_by_compat_u32(blob, "fsl,cpm2-scc-uart",
585 "current-speed", bd->bi_baudrate, 1);
586
587 do_fixup_by_compat_u32(blob, "fsl,cpm2-brg",
588 "clock-frequency", bd->bi_brgfreq, 1);
589#endif
590
Kumar Galab7177d72010-07-10 06:55:41 -0500591#ifdef CONFIG_FSL_CORENET
592 do_fixup_by_compat_u32(blob, "fsl,qoriq-clockgen-1.0",
593 "clock-frequency", CONFIG_SYS_CLK_FREQ, 1);
594#endif
595
Kumar Gala81a21e92007-11-29 00:15:30 -0600596 fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
Kumar Gala36d6b3f2008-01-17 16:48:33 -0600597
598#ifdef CONFIG_MP
599 ft_fixup_cpu(blob, (u64)bd->bi_memstart + (u64)bd->bi_memsize);
Poonam Aggrwal4ca72ae2009-09-02 19:40:36 +0530600 ft_fixup_num_cores(blob);
Kumar Gala819a4792010-06-09 22:33:53 -0500601#endif
Kumar Galaec68f932008-05-29 11:22:06 -0500602
603 ft_fixup_cache(blob);
Dipen Dudhat93877732009-09-02 11:25:08 +0530604
605#if defined(CONFIG_FSL_ESDHC)
606 fdt_fixup_esdhc(blob, bd);
607#endif
Kumar Galab915e0d2009-03-19 02:46:28 -0500608
609 ft_fixup_dpaa_clks(blob);
Kumar Gala38449a42009-09-10 03:02:13 -0500610
611#if defined(CONFIG_SYS_BMAN_MEM_PHYS)
612 fdt_portal(blob, "fsl,bman-portal", "bman-portals",
613 (u64)CONFIG_SYS_BMAN_MEM_PHYS,
614 CONFIG_SYS_BMAN_MEM_SIZE);
Haiying Wangd38d4b22011-03-01 09:30:07 -0500615 fdt_fixup_bportals(blob);
Kumar Gala38449a42009-09-10 03:02:13 -0500616#endif
617
618#if defined(CONFIG_SYS_QMAN_MEM_PHYS)
619 fdt_portal(blob, "fsl,qman-portal", "qman-portals",
620 (u64)CONFIG_SYS_QMAN_MEM_PHYS,
621 CONFIG_SYS_QMAN_MEM_SIZE);
622
623 fdt_fixup_qportals(blob);
624#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600625
626#ifdef CONFIG_SYS_SRIO
627 ft_srio_setup(blob);
628#endif
bhaskar upadhaya2c7ab3e2011-02-02 14:44:28 +0000629
630 /*
631 * system-clock = CCB clock/2
632 * Here gd->bus_clk = CCB clock
633 * We are using the system clock as 1588 Timer reference
634 * clock source select
635 */
636 do_fixup_by_compat_u32(blob, "fsl,gianfar-ptp-timer",
637 "timer-frequency", gd->bus_clk/2, 1);
Kumar Gala81a21e92007-11-29 00:15:30 -0600638}