blob: 27bb7052fca6b66a0722d006903045d3b0af4431 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +02002/*
3 * Qualcomm SDHCI driver - SD/eMMC controller
4 *
5 * (C) Copyright 2015 Mateusz Kulikowski <mateusz.kulikowski@gmail.com>
6 *
7 * Based on Linux driver
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +02008 */
9
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020010#include <clk.h>
11#include <dm.h>
Simon Glass9bc15642020-02-03 07:36:16 -070012#include <malloc.h>
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020013#include <sdhci.h>
14#include <wait_bit.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060015#include <asm/global_data.h>
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020016#include <asm/io.h>
17#include <linux/bitops.h>
Neil Armstrongf0e98c42024-10-16 11:17:16 +020018#include <power/regulator.h>
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020019
20/* Non-standard registers needed for SDHCI startup */
21#define SDCC_MCI_POWER 0x0
22#define SDCC_MCI_POWER_SW_RST BIT(7)
23
24/* This is undocumented register */
Sumit Garg1e2dc032022-07-12 12:42:09 +053025#define SDCC_MCI_VERSION 0x50
26#define SDCC_V5_VERSION 0x318
27
28#define SDCC_VERSION_MAJOR_SHIFT 28
29#define SDCC_VERSION_MAJOR_MASK (0xf << SDCC_VERSION_MAJOR_SHIFT)
30#define SDCC_VERSION_MINOR_MASK 0xff
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020031
32#define SDCC_MCI_STATUS2 0x6C
33#define SDCC_MCI_STATUS2_MCI_ACT 0x1
34#define SDCC_MCI_HC_MODE 0x78
35
Caleb Connolly3459a452024-06-21 03:53:09 +020036#define CORE_VENDOR_SPEC_POR_VAL 0xa9c
37
Simon Glass8ef07652016-06-12 23:30:29 -060038struct msm_sdhc_plat {
39 struct mmc_config cfg;
40 struct mmc mmc;
41};
42
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020043struct msm_sdhc {
44 struct sdhci_host host;
45 void *base;
Caleb Connollyfb782f52024-02-26 17:26:07 +000046 struct clk_bulk clks;
Neil Armstrongf0e98c42024-10-16 11:17:16 +020047 struct udevice *vqmmc;
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020048};
49
Sumit Garg1e2dc032022-07-12 12:42:09 +053050struct msm_sdhc_variant_info {
51 bool mci_removed;
Caleb Connollyc1f71d22024-04-09 20:03:00 +020052
Caleb Connolly3459a452024-06-21 03:53:09 +020053 u32 core_vendor_spec;
Caleb Connollyc1f71d22024-04-09 20:03:00 +020054 u32 core_vendor_spec_capabilities0;
Sumit Garg1e2dc032022-07-12 12:42:09 +053055};
56
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020057DECLARE_GLOBAL_DATA_PTR;
58
59static int msm_sdc_clk_init(struct udevice *dev)
60{
Caleb Connollyfb782f52024-02-26 17:26:07 +000061 struct msm_sdhc *prv = dev_get_priv(dev);
Caleb Connolly3459a452024-06-21 03:53:09 +020062 const struct msm_sdhc_variant_info *var_info;
Caleb Connollyfb782f52024-02-26 17:26:07 +000063 ofnode node = dev_ofnode(dev);
64 ulong clk_rate;
65 int ret, i = 0, n_clks;
66 const char *clk_name;
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020067
Caleb Connolly3459a452024-06-21 03:53:09 +020068 var_info = (void *)dev_get_driver_data(dev);
69
Caleb Connollyfb782f52024-02-26 17:26:07 +000070 ret = ofnode_read_u32(node, "clock-frequency", (uint *)(&clk_rate));
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020071 if (ret)
Caleb Connolly66dfa562024-04-09 20:03:03 +020072 clk_rate = 201500000;
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020073
Caleb Connollyfb782f52024-02-26 17:26:07 +000074 ret = clk_get_bulk(dev, &prv->clks);
75 if (ret) {
76 log_warning("Couldn't get mmc clocks: %d\n", ret);
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020077 return ret;
Caleb Connollyfb782f52024-02-26 17:26:07 +000078 }
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +020079
Caleb Connollyfb782f52024-02-26 17:26:07 +000080 ret = clk_enable_bulk(&prv->clks);
81 if (ret) {
82 log_warning("Couldn't enable mmc clocks: %d\n", ret);
Stephen Warrena9622432016-06-17 09:44:00 -060083 return ret;
Caleb Connollyfb782f52024-02-26 17:26:07 +000084 }
Stephen Warrena9622432016-06-17 09:44:00 -060085
Caleb Connollyfb782f52024-02-26 17:26:07 +000086 /* If clock-names is unspecified, then the first clock is the core clock */
87 if (!ofnode_get_property(node, "clock-names", &n_clks)) {
88 if (!clk_set_rate(&prv->clks.clks[0], clk_rate)) {
89 log_warning("Couldn't set core clock rate: %d\n", ret);
90 return -EINVAL;
91 }
92 }
93
94 /* Find the index of the "core" clock */
95 while (i < n_clks) {
96 ofnode_read_string_index(node, "clock-names", i, &clk_name);
97 if (!strcmp(clk_name, "core"))
98 break;
99 i++;
100 }
101
102 if (i >= prv->clks.count) {
103 log_warning("Couldn't find core clock (index %d but only have %d clocks)\n", i,
104 prv->clks.count);
105 return -EINVAL;
106 }
107
108 /* The clock is already enabled by the clk_bulk above */
109 clk_rate = clk_set_rate(&prv->clks.clks[i], clk_rate);
110 /* If we get a rate of 0 then something has probably gone wrong. */
111 if (clk_rate == 0 || IS_ERR((void *)clk_rate)) {
112 log_warning("Couldn't set MMC core clock rate: %dE\n", clk_rate ? (int)PTR_ERR((void *)clk_rate) : 0);
113 return -EINVAL;
114 }
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200115
Caleb Connolly3459a452024-06-21 03:53:09 +0200116 writel_relaxed(CORE_VENDOR_SPEC_POR_VAL,
117 prv->host.ioaddr + var_info->core_vendor_spec);
118
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200119 return 0;
120}
121
Sumit Garg1e2dc032022-07-12 12:42:09 +0530122static int msm_sdc_mci_init(struct msm_sdhc *prv)
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200123{
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200124 /* Reset the core and Enable SDHC mode */
125 writel(readl(prv->base + SDCC_MCI_POWER) | SDCC_MCI_POWER_SW_RST,
126 prv->base + SDCC_MCI_POWER);
127
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200128 /* Wait for reset to be written to register */
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +0100129 if (wait_for_bit_le32(prv->base + SDCC_MCI_STATUS2,
130 SDCC_MCI_STATUS2_MCI_ACT, false, 10, false)) {
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200131 printf("msm_sdhci: reset request failed\n");
132 return -EIO;
133 }
134
135 /* SW reset can take upto 10HCLK + 15MCLK cycles. (min 40us) */
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +0100136 if (wait_for_bit_le32(prv->base + SDCC_MCI_POWER,
137 SDCC_MCI_POWER_SW_RST, false, 2, false)) {
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200138 printf("msm_sdhci: stuck in reset\n");
139 return -ETIMEDOUT;
140 }
141
142 /* Enable host-controller mode */
143 writel(1, prv->base + SDCC_MCI_HC_MODE);
144
Sumit Garg1e2dc032022-07-12 12:42:09 +0530145 return 0;
146}
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200147
Sumit Garg1e2dc032022-07-12 12:42:09 +0530148static int msm_sdc_probe(struct udevice *dev)
149{
150 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
151 struct msm_sdhc_plat *plat = dev_get_plat(dev);
152 struct msm_sdhc *prv = dev_get_priv(dev);
153 const struct msm_sdhc_variant_info *var_info;
154 struct sdhci_host *host = &prv->host;
155 u32 core_version, core_minor, core_major;
156 u32 caps;
157 int ret;
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200158
Sumit Garg1e2dc032022-07-12 12:42:09 +0530159 host->quirks = SDHCI_QUIRK_WAIT_SEND_CMD | SDHCI_QUIRK_BROKEN_R1B;
160
161 host->max_clk = 0;
162
163 /* Init clocks */
164 ret = msm_sdc_clk_init(dev);
165 if (ret)
166 return ret;
167
Neil Armstrongf0e98c42024-10-16 11:17:16 +0200168 /* Get the vqmmc regulator and enable it if available */
169 device_get_supply_regulator(dev, "vqmmc-supply", &prv->vqmmc);
170 if (prv->vqmmc) {
171 ret = regulator_set_enable_if_allowed(prv->vqmmc, true);
172 if (ret) {
173 printf("Failed to enable the VQMMC regulator\n");
174 return ret;
175 }
176 }
177
Sumit Garg1e2dc032022-07-12 12:42:09 +0530178 var_info = (void *)dev_get_driver_data(dev);
179 if (!var_info->mci_removed) {
180 ret = msm_sdc_mci_init(prv);
181 if (ret)
182 return ret;
183 }
184
185 if (!var_info->mci_removed)
186 core_version = readl(prv->base + SDCC_MCI_VERSION);
187 else
188 core_version = readl(host->ioaddr + SDCC_V5_VERSION);
189
190 core_major = (core_version & SDCC_VERSION_MAJOR_MASK);
191 core_major >>= SDCC_VERSION_MAJOR_SHIFT;
192
193 core_minor = core_version & SDCC_VERSION_MINOR_MASK;
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200194
Caleb Connolly790d4122024-04-09 20:03:02 +0200195 log_debug("SDCC version %d.%d\n", core_major, core_minor);
196
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200197 /*
198 * Support for some capabilities is not advertised by newer
199 * controller versions and must be explicitly enabled.
200 */
201 if (core_major >= 1 && core_minor != 0x11 && core_minor != 0x12) {
Simon Glass8ef07652016-06-12 23:30:29 -0600202 caps = readl(host->ioaddr + SDHCI_CAPABILITIES);
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200203 caps |= SDHCI_CAN_VDD_300 | SDHCI_CAN_DO_8BIT;
Caleb Connollyc1f71d22024-04-09 20:03:00 +0200204 writel(caps, host->ioaddr + var_info->core_vendor_spec_capabilities0);
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200205 }
206
Manivannan Sadhasivam6b36ab52020-07-16 14:37:26 +0530207 ret = mmc_of_parse(dev, &plat->cfg);
208 if (ret)
209 return ret;
210
Simon Glass8ef07652016-06-12 23:30:29 -0600211 host->mmc = &plat->mmc;
Peng Fanf92f7b62019-08-06 02:47:53 +0000212 host->mmc->dev = dev;
213 ret = sdhci_setup_cfg(&plat->cfg, host, 0, 0);
Mateusz Kulikowskic012e572016-06-26 22:43:55 +0200214 if (ret)
215 return ret;
Simon Glass8ef07652016-06-12 23:30:29 -0600216 host->mmc->priv = &prv->host;
Simon Glass8ef07652016-06-12 23:30:29 -0600217 upriv->mmc = host->mmc;
Mateusz Kulikowskic012e572016-06-26 22:43:55 +0200218
Simon Glass8ef07652016-06-12 23:30:29 -0600219 return sdhci_probe(dev);
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200220}
221
222static int msm_sdc_remove(struct udevice *dev)
223{
224 struct msm_sdhc *priv = dev_get_priv(dev);
Sumit Garg1e2dc032022-07-12 12:42:09 +0530225 const struct msm_sdhc_variant_info *var_info;
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200226
Sumit Garg1e2dc032022-07-12 12:42:09 +0530227 var_info = (void *)dev_get_driver_data(dev);
228
229 /* Disable host-controller mode */
Caleb Connolly6d32da32024-04-09 20:03:01 +0200230 if (!var_info->mci_removed && priv->base)
Sumit Garg1e2dc032022-07-12 12:42:09 +0530231 writel(0, priv->base + SDCC_MCI_HC_MODE);
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200232
Caleb Connollyfb782f52024-02-26 17:26:07 +0000233 clk_release_bulk(&priv->clks);
234
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200235 return 0;
236}
237
Simon Glassaad29ae2020-12-03 16:55:21 -0700238static int msm_of_to_plat(struct udevice *dev)
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200239{
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200240 struct msm_sdhc *priv = dev_get_priv(dev);
Caleb Connolly6d32da32024-04-09 20:03:01 +0200241 const struct msm_sdhc_variant_info *var_info;
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200242 struct sdhci_host *host = &priv->host;
Caleb Connolly6d32da32024-04-09 20:03:01 +0200243 int ret;
244
245 var_info = (void*)dev_get_driver_data(dev);
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200246
247 host->name = strdup(dev->name);
Masahiro Yamada1096ae12020-07-17 14:36:46 +0900248 host->ioaddr = dev_read_addr_ptr(dev);
Caleb Connolly6d32da32024-04-09 20:03:01 +0200249 ret = dev_read_u32(dev, "bus-width", &host->bus_width);
250 if (ret)
251 host->bus_width = 4;
252 ret = dev_read_u32(dev, "index", &host->index);
253 if (ret)
254 host->index = 0;
255 priv->base = dev_read_addr_index_ptr(dev, 1);
256
257 if (!host->ioaddr)
258 return -EINVAL;
259
260 if (!var_info->mci_removed && !priv->base) {
261 printf("msm_sdhci: MCI base address not found\n");
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200262 return -EINVAL;
Caleb Connolly6d32da32024-04-09 20:03:01 +0200263 }
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200264
265 return 0;
266}
267
Simon Glass8ef07652016-06-12 23:30:29 -0600268static int msm_sdc_bind(struct udevice *dev)
269{
Simon Glassfa20e932020-12-03 16:55:20 -0700270 struct msm_sdhc_plat *plat = dev_get_plat(dev);
Simon Glass8ef07652016-06-12 23:30:29 -0600271
Masahiro Yamadacdb67f32016-09-06 22:17:32 +0900272 return sdhci_bind(dev, &plat->mmc, &plat->cfg);
Simon Glass8ef07652016-06-12 23:30:29 -0600273}
274
Sumit Garg1e2dc032022-07-12 12:42:09 +0530275static const struct msm_sdhc_variant_info msm_sdhc_mci_var = {
276 .mci_removed = false,
Caleb Connollyc1f71d22024-04-09 20:03:00 +0200277
Caleb Connolly3459a452024-06-21 03:53:09 +0200278 .core_vendor_spec = 0x10c,
Caleb Connolly5d8b5752024-04-12 20:10:21 +0200279 .core_vendor_spec_capabilities0 = 0x11c,
Sumit Garg1e2dc032022-07-12 12:42:09 +0530280};
281
282static const struct msm_sdhc_variant_info msm_sdhc_v5_var = {
283 .mci_removed = true,
Caleb Connollyc1f71d22024-04-09 20:03:00 +0200284
Caleb Connolly3459a452024-06-21 03:53:09 +0200285 .core_vendor_spec = 0x20c,
Caleb Connolly5d8b5752024-04-12 20:10:21 +0200286 .core_vendor_spec_capabilities0 = 0x21c,
Sumit Garg1e2dc032022-07-12 12:42:09 +0530287};
288
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200289static const struct udevice_id msm_mmc_ids[] = {
Sumit Garg1e2dc032022-07-12 12:42:09 +0530290 { .compatible = "qcom,sdhci-msm-v4", .data = (ulong)&msm_sdhc_mci_var },
291 { .compatible = "qcom,sdhci-msm-v5", .data = (ulong)&msm_sdhc_v5_var },
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200292 { }
293};
294
295U_BOOT_DRIVER(msm_sdc_drv) = {
296 .name = "msm_sdc",
297 .id = UCLASS_MMC,
298 .of_match = msm_mmc_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -0700299 .of_to_plat = msm_of_to_plat,
Simon Glass8ef07652016-06-12 23:30:29 -0600300 .ops = &sdhci_ops,
Simon Glass8ef07652016-06-12 23:30:29 -0600301 .bind = msm_sdc_bind,
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200302 .probe = msm_sdc_probe,
303 .remove = msm_sdc_remove,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700304 .priv_auto = sizeof(struct msm_sdhc),
Simon Glass71fa5b42020-12-03 16:55:18 -0700305 .plat_auto = sizeof(struct msm_sdhc_plat),
Mateusz Kulikowskia00b0c02016-03-31 23:12:16 +0200306};