blob: 9cd60abcccbd4a47f9666ad92f71ad7fc813011b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
John Rigby9c146032010-01-25 23:12:56 -07002/*
3 * (C) Copyright 2009 DENX Software Engineering
4 * Author: John Rigby <jrigby@gmail.com>
5 *
6 * Based on mx27/generic.c:
7 * Copyright (c) 2008 Eric Jarrige <eric.jarrige@armadeus.org>
8 * Copyright (c) 2009 Ilya Yanok <yanok@emcraft.com>
John Rigby9c146032010-01-25 23:12:56 -07009 */
10
11#include <common.h>
Simon Glass85d65312019-12-28 10:44:58 -070012#include <clock_legacy.h>
John Rigby9c146032010-01-25 23:12:56 -070013#include <div64.h>
Simon Glass97589732020-05-10 11:40:02 -060014#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -060015#include <net.h>
John Rigby9c146032010-01-25 23:12:56 -070016#include <netdev.h>
Simon Glassf5c208d2019-11-14 12:57:20 -070017#include <vsprintf.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060018#include <asm/global_data.h>
John Rigby9c146032010-01-25 23:12:56 -070019#include <asm/io.h>
Adrian Alonsoa7209a22015-10-12 13:48:07 -050020#include <asm/arch-imx/cpu.h>
John Rigby9c146032010-01-25 23:12:56 -070021#include <asm/arch/imx-regs.h>
Timo Ketola738fa8d2012-04-18 22:55:28 +000022#include <asm/arch/clock.h>
John Rigby9c146032010-01-25 23:12:56 -070023
Yangbo Lu73340382019-06-21 11:42:28 +080024#ifdef CONFIG_FSL_ESDHC_IMX
25#include <fsl_esdhc_imx.h>
Benoît Thébaudeau95646052012-09-27 10:28:29 +000026
Timo Ketola738fa8d2012-04-18 22:55:28 +000027DECLARE_GLOBAL_DATA_PTR;
28#endif
29
John Rigby9c146032010-01-25 23:12:56 -070030/*
31 * get the system pll clock in Hz
32 *
33 * mfi + mfn / (mfd +1)
34 * f = 2 * f_ref * --------------------
35 * pd + 1
36 */
Fabio Estevamf231efb2011-10-13 05:34:59 +000037static unsigned int imx_decode_pll(unsigned int pll, unsigned int f_ref)
John Rigby9c146032010-01-25 23:12:56 -070038{
39 unsigned int mfi = (pll >> CCM_PLL_MFI_SHIFT)
40 & CCM_PLL_MFI_MASK;
Benoît Thébaudeauaa1cf2f2012-09-27 10:26:54 +000041 int mfn = (pll >> CCM_PLL_MFN_SHIFT)
John Rigby9c146032010-01-25 23:12:56 -070042 & CCM_PLL_MFN_MASK;
43 unsigned int mfd = (pll >> CCM_PLL_MFD_SHIFT)
44 & CCM_PLL_MFD_MASK;
45 unsigned int pd = (pll >> CCM_PLL_PD_SHIFT)
46 & CCM_PLL_PD_MASK;
47
48 mfi = mfi <= 5 ? 5 : mfi;
Benoît Thébaudeauaa1cf2f2012-09-27 10:26:54 +000049 mfn = mfn >= 512 ? mfn - 1024 : mfn;
50 mfd += 1;
51 pd += 1;
John Rigby9c146032010-01-25 23:12:56 -070052
Benoît Thébaudeauaa1cf2f2012-09-27 10:26:54 +000053 return lldiv(2 * (u64) f_ref * (mfi * mfd + mfn),
54 mfd * pd);
John Rigby9c146032010-01-25 23:12:56 -070055}
56
Fabio Estevamf231efb2011-10-13 05:34:59 +000057static ulong imx_get_mpllclk(void)
John Rigby9c146032010-01-25 23:12:56 -070058{
59 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
Benoît Thébaudeaud2dd29d2012-08-21 11:05:12 +000060 ulong fref = MXC_HCLK;
John Rigby9c146032010-01-25 23:12:56 -070061
Fabio Estevamf231efb2011-10-13 05:34:59 +000062 return imx_decode_pll(readl(&ccm->mpctl), fref);
John Rigby9c146032010-01-25 23:12:56 -070063}
64
Benoît Thébaudeau9f2aa982017-05-03 11:59:04 +020065static ulong imx_get_upllclk(void)
66{
67 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
68 ulong fref = MXC_HCLK;
69
70 return imx_decode_pll(readl(&ccm->upctl), fref);
71}
72
Benoît Thébaudeaub3ab1392012-09-27 10:27:57 +000073static ulong imx_get_armclk(void)
John Rigby9c146032010-01-25 23:12:56 -070074{
75 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
Fabio Estevamf231efb2011-10-13 05:34:59 +000076 ulong cctl = readl(&ccm->cctl);
77 ulong fref = imx_get_mpllclk();
John Rigby9c146032010-01-25 23:12:56 -070078 ulong div;
79
80 if (cctl & CCM_CCTL_ARM_SRC)
Benoît Thébaudeau48bffe02012-09-27 10:27:14 +000081 fref = lldiv((u64) fref * 3, 4);
John Rigby9c146032010-01-25 23:12:56 -070082
83 div = ((cctl >> CCM_CCTL_ARM_DIV_SHIFT)
84 & CCM_CCTL_ARM_DIV_MASK) + 1;
85
Benoît Thébaudeau48bffe02012-09-27 10:27:14 +000086 return fref / div;
John Rigby9c146032010-01-25 23:12:56 -070087}
88
Benoît Thébaudeaub3ab1392012-09-27 10:27:57 +000089static ulong imx_get_ahbclk(void)
John Rigby9c146032010-01-25 23:12:56 -070090{
91 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
Fabio Estevamf231efb2011-10-13 05:34:59 +000092 ulong cctl = readl(&ccm->cctl);
93 ulong fref = imx_get_armclk();
John Rigby9c146032010-01-25 23:12:56 -070094 ulong div;
95
96 div = ((cctl >> CCM_CCTL_AHB_DIV_SHIFT)
97 & CCM_CCTL_AHB_DIV_MASK) + 1;
98
Benoît Thébaudeau48bffe02012-09-27 10:27:14 +000099 return fref / div;
John Rigby9c146032010-01-25 23:12:56 -0700100}
101
Benoît Thébaudeau05dd78f2012-09-27 10:27:28 +0000102static ulong imx_get_ipgclk(void)
103{
104 return imx_get_ahbclk() / 2;
105}
106
Benoît Thébaudeaub3ab1392012-09-27 10:27:57 +0000107static ulong imx_get_perclk(int clk)
John Rigby9c146032010-01-25 23:12:56 -0700108{
109 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
Benoît Thébaudeau9f2aa982017-05-03 11:59:04 +0200110 ulong fref = readl(&ccm->mcr) & (1 << clk) ? imx_get_upllclk() :
111 imx_get_ahbclk();
John Rigby9c146032010-01-25 23:12:56 -0700112 ulong div;
113
Fabio Estevamf231efb2011-10-13 05:34:59 +0000114 div = readl(&ccm->pcdr[CCM_PERCLK_REG(clk)]);
115 div = ((div >> CCM_PERCLK_SHIFT(clk)) & CCM_PERCLK_MASK) + 1;
John Rigby9c146032010-01-25 23:12:56 -0700116
Benoît Thébaudeau48bffe02012-09-27 10:27:14 +0000117 return fref / div;
John Rigby9c146032010-01-25 23:12:56 -0700118}
119
Benoît Thébaudeau9d694242017-05-03 11:59:05 +0200120int imx_set_perclk(enum mxc_clock clk, bool from_upll, unsigned int freq)
121{
122 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
123 ulong fref = from_upll ? imx_get_upllclk() : imx_get_ahbclk();
124 ulong div = (fref + freq - 1) / freq;
125
126 if (clk > MXC_UART_CLK || !div || --div > CCM_PERCLK_MASK)
127 return -EINVAL;
128
129 clrsetbits_le32(&ccm->pcdr[CCM_PERCLK_REG(clk)],
130 CCM_PERCLK_MASK << CCM_PERCLK_SHIFT(clk),
131 div << CCM_PERCLK_SHIFT(clk));
132 if (from_upll)
133 setbits_le32(&ccm->mcr, 1 << clk);
134 else
135 clrbits_le32(&ccm->mcr, 1 << clk);
136 return 0;
137}
138
Timo Ketola738fa8d2012-04-18 22:55:28 +0000139unsigned int mxc_get_clock(enum mxc_clock clk)
140{
141 if (clk >= MXC_CLK_NUM)
142 return -1;
143 switch (clk) {
144 case MXC_ARM_CLK:
145 return imx_get_armclk();
Benoît Thébaudeau05dd78f2012-09-27 10:27:28 +0000146 case MXC_AHB_CLK:
147 return imx_get_ahbclk();
148 case MXC_IPG_CLK:
149 case MXC_CSPI_CLK:
Timo Ketola738fa8d2012-04-18 22:55:28 +0000150 case MXC_FEC_CLK:
Benoît Thébaudeau88a23822012-09-27 10:27:44 +0000151 return imx_get_ipgclk();
Timo Ketola738fa8d2012-04-18 22:55:28 +0000152 default:
153 return imx_get_perclk(clk);
154 }
155}
156
Fabio Estevam51f23542011-09-02 05:38:54 +0000157u32 get_cpu_rev(void)
158{
159 u32 srev;
160 u32 system_rev = 0x25000;
161
162 /* read SREV register from IIM module */
163 struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
164 srev = readl(&iim->iim_srev);
165
166 switch (srev) {
167 case 0x00:
168 system_rev |= CHIP_REV_1_0;
169 break;
170 case 0x01:
171 system_rev |= CHIP_REV_1_1;
172 break;
Eric Benardc47d73f2012-09-23 02:03:05 +0000173 case 0x02:
174 system_rev |= CHIP_REV_1_2;
175 break;
Fabio Estevam51f23542011-09-02 05:38:54 +0000176 default:
177 system_rev |= 0x8000;
178 break;
179 }
180
181 return system_rev;
182}
183
John Rigby9c146032010-01-25 23:12:56 -0700184#if defined(CONFIG_DISPLAY_CPUINFO)
Fabio Estevam4c6b02e2011-09-23 05:13:22 +0000185static char *get_reset_cause(void)
186{
187 /* read RCSR register from CCM module */
188 struct ccm_regs *ccm =
189 (struct ccm_regs *)IMX_CCM_BASE;
190
191 u32 cause = readl(&ccm->rcsr) & 0x0f;
192
193 if (cause == 0)
194 return "POR";
195 else if (cause == 1)
196 return "RST";
197 else if ((cause & 2) == 2)
198 return "WDOG";
199 else if ((cause & 4) == 4)
200 return "SW RESET";
201 else if ((cause & 8) == 8)
202 return "JTAG";
203 else
204 return "unknown reset";
205
206}
207
Fabio Estevamf231efb2011-10-13 05:34:59 +0000208int print_cpuinfo(void)
John Rigby9c146032010-01-25 23:12:56 -0700209{
210 char buf[32];
Fabio Estevam51f23542011-09-02 05:38:54 +0000211 u32 cpurev = get_cpu_rev();
John Rigby9c146032010-01-25 23:12:56 -0700212
Fabio Estevam9a423242011-09-02 05:38:55 +0000213 printf("CPU: Freescale i.MX25 rev%d.%d%s at %s MHz\n",
Fabio Estevam51f23542011-09-02 05:38:54 +0000214 (cpurev & 0xF0) >> 4, (cpurev & 0x0F),
215 ((cpurev & 0x8000) ? " unknown" : ""),
Fabio Estevamf231efb2011-10-13 05:34:59 +0000216 strmhz(buf, imx_get_armclk()));
Fabio Estevam9882e202015-01-06 14:10:05 -0200217 printf("Reset cause: %s\n", get_reset_cause());
John Rigby9c146032010-01-25 23:12:56 -0700218 return 0;
219}
220#endif
221
Benoît Thébaudeau6991d6a2012-09-27 10:28:09 +0000222#if defined(CONFIG_FEC_MXC)
223/*
224 * Initializes on-chip ethernet controllers.
225 * to override, implement board_eth_init()
226 */
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900227int cpu_eth_init(struct bd_info *bis)
John Rigby9c146032010-01-25 23:12:56 -0700228{
John Rigby9c146032010-01-25 23:12:56 -0700229 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
230 ulong val;
231
Fabio Estevamf231efb2011-10-13 05:34:59 +0000232 val = readl(&ccm->cgr0);
John Rigby9c146032010-01-25 23:12:56 -0700233 val |= (1 << 23);
Fabio Estevamf231efb2011-10-13 05:34:59 +0000234 writel(val, &ccm->cgr0);
235 return fecmxc_initialize(bis);
Timo Ketola738fa8d2012-04-18 22:55:28 +0000236}
Benoît Thébaudeau6991d6a2012-09-27 10:28:09 +0000237#endif
Timo Ketola738fa8d2012-04-18 22:55:28 +0000238
239int get_clocks(void)
240{
Yangbo Lu73340382019-06-21 11:42:28 +0800241#ifdef CONFIG_FSL_ESDHC_IMX
Benoît Thébaudeau95646052012-09-27 10:28:29 +0000242#if CONFIG_SYS_FSL_ESDHC_ADDR == IMX_MMC_SDHC2_BASE
Simon Glass9e247d12012-12-13 20:49:05 +0000243 gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
Benoît Thébaudeau95646052012-09-27 10:28:29 +0000244#else
Simon Glass9e247d12012-12-13 20:49:05 +0000245 gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC1_CLK);
Benoît Thébaudeau95646052012-09-27 10:28:29 +0000246#endif
Timo Ketola738fa8d2012-04-18 22:55:28 +0000247#endif
248 return 0;
John Rigby9c146032010-01-25 23:12:56 -0700249}
250
Yangbo Lu73340382019-06-21 11:42:28 +0800251#ifdef CONFIG_FSL_ESDHC_IMX
John Rigby9c146032010-01-25 23:12:56 -0700252/*
253 * Initializes on-chip MMC controllers.
254 * to override, implement board_mmc_init()
255 */
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900256int cpu_mmc_init(struct bd_info *bis)
John Rigby9c146032010-01-25 23:12:56 -0700257{
Benoît Thébaudeau95646052012-09-27 10:28:29 +0000258 return fsl_esdhc_mmc_init(bis);
John Rigby9c146032010-01-25 23:12:56 -0700259}
Benoît Thébaudeau95646052012-09-27 10:28:29 +0000260#endif
John Rigby9c146032010-01-25 23:12:56 -0700261
John Rigby9c146032010-01-25 23:12:56 -0700262#ifdef CONFIG_FEC_MXC
Fabio Estevam04fc1282011-12-20 05:46:31 +0000263void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
Liu Hui-R643434df66192010-11-18 23:45:55 +0000264{
265 int i;
266 struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
267 struct fuse_bank *bank = &iim->bank[0];
268 struct fuse_bank0_regs *fuse =
269 (struct fuse_bank0_regs *)bank->fuse_regs;
270
271 for (i = 0; i < 6; i++)
272 mac[i] = readl(&fuse->mac_addr[i]) & 0xff;
273}
John Rigby9c146032010-01-25 23:12:56 -0700274#endif /* CONFIG_FEC_MXC */