blob: 1bf1bf8c41eafe3ca16fe58a63989ee164c75b03 [file] [log] [blame]
wdenkfe8c2802002-11-03 00:38:21 +00001/*
2 * (C) Copyright 2000, 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2001
6 * James F. Dougherty (jfd@cs.stanford.edu)
7 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02008 * SPDX-License-Identifier: GPL-2.0+
wdenkfe8c2802002-11-03 00:38:21 +00009 */
10
11/*
12 *
13 * Configuration settings for the MOUSSE board.
14 * See also: http://www.vooha.com/
15 *
16 */
17
18/* ------------------------------------------------------------------------- */
19
20/*
21 * board/config.h - configuration options, board specific
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
32#define CONFIG_MPC824X 1
33#define CONFIG_MPC8240 1
34#define CONFIG_MOUSSE 1
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020035
36#define CONFIG_SYS_TEXT_BASE 0xFFF00000
Wolfgang Denk341e5e72010-11-28 21:18:58 +010037#define CONFIG_SYS_LDSCRIPT "board/mousse/u-boot.lds"
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020038
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020039#define CONFIG_SYS_ADDR_MAP_B 1
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020040
wdenkfe8c2802002-11-03 00:38:21 +000041#define CONFIG_CONS_INDEX 1
42#define CONFIG_BAUDRATE 9600
43#if 1
44#define CONFIG_BOOTCOMMAND "tftp 100000 vmlinux.img;bootm" /* autoboot command */
45#else
46#define CONFIG_BOOTCOMMAND "bootm ffe10000"
47#endif
48#define CONFIG_BOOTARGS "console=ttyS0 root=/dev/nfs rw nfsroot=209.128.93.133:/boot nfsaddrs=209.128.93.133:209.128.93.138"
49#define CONFIG_BOOTDELAY 3
Jon Loeliger446e1f52007-07-08 14:14:17 -050050
51
52/*
Jon Loeligered26c742007-07-10 09:10:49 -050053 * BOOTP options
54 */
55#define CONFIG_BOOTP_BOOTFILESIZE
56#define CONFIG_BOOTP_BOOTPATH
57#define CONFIG_BOOTP_GATEWAY
58#define CONFIG_BOOTP_HOSTNAME
59
60
61/*
Jon Loeliger446e1f52007-07-08 14:14:17 -050062 * Command line configuration.
63 */
64#include <config_cmd_default.h>
65
66#define CONFIG_CMD_ASKENV
67#define CONFIG_CMD_DATE
68
69
wdenkfe8c2802002-11-03 00:38:21 +000070#define CONFIG_ENV_OVERWRITE 1
71#define CONFIG_ETH_ADDR "00:10:18:10:00:06"
72
73#define CONFIG_DOS_PARTITION 1 /* MSDOS bootable partitiion support */
Jon Loeliger446e1f52007-07-08 14:14:17 -050074
wdenkfe8c2802002-11-03 00:38:21 +000075#include "../board/mousse/mousse.h"
76
77/*
78 * Miscellaneous configurable options
79 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080#undef CONFIG_SYS_LONGHELP /* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020081#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
82#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
83#define CONFIG_SYS_MAXARGS 8 /* Max number of command args */
wdenkfe8c2802002-11-03 00:38:21 +000084
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
86#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* Default load address */
wdenkfe8c2802002-11-03 00:38:21 +000087
88/*-----------------------------------------------------------------------
89 * Start addresses for the final memory configuration
90 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkfe8c2802002-11-03 00:38:21 +000092 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_SDRAM_BASE 0x00000000
wdenkfe8c2802002-11-03 00:38:21 +000094
95#ifdef DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_SDRAM_BASE
wdenkfe8c2802002-11-03 00:38:21 +000097#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
wdenkfe8c2802002-11-03 00:38:21 +000099#endif
100
101#ifdef DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_MONITOR_LEN (4 << 20) /* lots of mem ... */
wdenkfe8c2802002-11-03 00:38:21 +0000103#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_MONITOR_LEN (512 << 10) /* 512K PLCC bootrom */
wdenkfe8c2802002-11-03 00:38:21 +0000105#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_MALLOC_LEN (2*(4096 << 10)) /* 2*4096kB for malloc() */
wdenkfe8c2802002-11-03 00:38:21 +0000107
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_MEMTEST_START 0x00004000 /* memtest works on */
109#define CONFIG_SYS_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
wdenkfe8c2802002-11-03 00:38:21 +0000110
111
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_EUMB_ADDR 0xFC000000
wdenkfe8c2802002-11-03 00:38:21 +0000113
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_ISA_MEM 0xFD000000
115#define CONFIG_SYS_ISA_IO 0xFE000000
wdenkfe8c2802002-11-03 00:38:21 +0000116
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_FLASH_BASE 0xFFF00000
118#define CONFIG_SYS_FLASH_SIZE ((uint)(512 * 1024))
119#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
wdenkfe8c2802002-11-03 00:38:21 +0000120#define FLASH_BASE0_PRELIM 0xFFF00000 /* 512K PLCC FLASH/AM29F040*/
121#define FLASH_BASE0_SIZE 0x80000 /* 512K */
122#define FLASH_BASE1_PRELIM 0xFFE10000 /* AMD 29LV160DB
123 1MB - 64K FLASH0 SEG =960K
124 (size=0xf0000)*/
125
wdenkfe8c2802002-11-03 00:38:21 +0000126/*
127 * NS16550 Configuration
128 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_NS16550
130#define CONFIG_SYS_NS16550_SERIAL
wdenkfe8c2802002-11-03 00:38:21 +0000131
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#define CONFIG_SYS_NS16550_REG_SIZE 1
wdenkfe8c2802002-11-03 00:38:21 +0000133
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_NS16550_CLK 18432000
wdenkfe8c2802002-11-03 00:38:21 +0000135
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_NS16550_COM1 0xFFE08080
wdenkfe8c2802002-11-03 00:38:21 +0000137
138/*-----------------------------------------------------------------------
139 * Definitions for initial stack pointer and data area (in DPRAM)
140 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_SDRAM_BASE + CONFIG_SYS_MONITOR_LEN
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200142#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200143#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkfe8c2802002-11-03 00:38:21 +0000145
146/*
147 * Low Level Configuration Settings
148 * (address mappings, register initial values, etc.)
149 * You should know what you are doing if you make changes here.
150 * For the detail description refer to the MPC8240 user's manual.
151 */
152
153#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
154#define CONFIG_PLL_PCI_TO_MEM_MULTIPLIER 2
wdenkfe8c2802002-11-03 00:38:21 +0000155
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_ETH_DEV_FN 0x00
157#define CONFIG_SYS_ETH_IOBASE 0x00104000
wdenkfe8c2802002-11-03 00:38:21 +0000158
159
160 /* Bit-field values for MCCR1.
161 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_ROMNAL 8
163#define CONFIG_SYS_ROMFAL 8
wdenkfe8c2802002-11-03 00:38:21 +0000164
165 /* Bit-field values for MCCR2.
166 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_REFINT 0xf5 /* Refresh interval */
wdenkfe8c2802002-11-03 00:38:21 +0000168
169 /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4.
170 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_BSTOPRE 0x79
wdenkfe8c2802002-11-03 00:38:21 +0000172
173#ifdef INCLUDE_ECC
174#define USE_ECC 1
175#else /* INCLUDE_ECC */
176#define USE_ECC 0
177#endif /* INCLUDE_ECC */
178
179
180 /* Bit-field values for MCCR3.
181 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_REFREC 8 /* Refresh to activate interval */
183#define CONFIG_SYS_RDLAT (4+USE_ECC) /* Data latancy from read command */
wdenkfe8c2802002-11-03 00:38:21 +0000184
185 /* Bit-field values for MCCR4.
186 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_PRETOACT 3 /* Precharge to activate interval */
188#define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval */
189#define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latancy */
190#define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
191#define CONFIG_SYS_SDMODE_BURSTLEN 2 /* SDMODE Burst length */
192#define CONFIG_SYS_ACTORW 2
193#define CONFIG_SYS_REGISTERD_TYPE_BUFFER (1-USE_ECC)
wdenkfe8c2802002-11-03 00:38:21 +0000194
195/* Memory bank settings.
196 * Only bits 20-29 are actually used from these vales to set the
197 * start/end addresses. The upper two bits will always be 0, and the lower
198 * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
199 * address. Refer to the MPC8240 book.
200 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_RAM_SIZE 0x04000000 /* 64MB */
wdenkfe8c2802002-11-03 00:38:21 +0000202
203
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_BANK0_START 0x00000000
205#define CONFIG_SYS_BANK0_END (CONFIG_SYS_RAM_SIZE - 1)
206#define CONFIG_SYS_BANK0_ENABLE 1
207#define CONFIG_SYS_BANK1_START 0x3ff00000
208#define CONFIG_SYS_BANK1_END 0x3fffffff
209#define CONFIG_SYS_BANK1_ENABLE 0
210#define CONFIG_SYS_BANK2_START 0x3ff00000
211#define CONFIG_SYS_BANK2_END 0x3fffffff
212#define CONFIG_SYS_BANK2_ENABLE 0
213#define CONFIG_SYS_BANK3_START 0x3ff00000
214#define CONFIG_SYS_BANK3_END 0x3fffffff
215#define CONFIG_SYS_BANK3_ENABLE 0
216#define CONFIG_SYS_BANK4_START 0x3ff00000
217#define CONFIG_SYS_BANK4_END 0x3fffffff
218#define CONFIG_SYS_BANK4_ENABLE 0
219#define CONFIG_SYS_BANK5_START 0x3ff00000
220#define CONFIG_SYS_BANK5_END 0x3fffffff
221#define CONFIG_SYS_BANK5_ENABLE 0
222#define CONFIG_SYS_BANK6_START 0x3ff00000
223#define CONFIG_SYS_BANK6_END 0x3fffffff
224#define CONFIG_SYS_BANK6_ENABLE 0
225#define CONFIG_SYS_BANK7_START 0x3ff00000
226#define CONFIG_SYS_BANK7_END 0x3fffffff
227#define CONFIG_SYS_BANK7_ENABLE 0
wdenkfe8c2802002-11-03 00:38:21 +0000228
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_ODCR 0x7f
wdenkfe8c2802002-11-03 00:38:21 +0000230
231
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 reatins the currently accessed page in memory
wdenk57b2d802003-06-27 21:31:46 +0000233 see 8240 book for details*/
wdenkfe8c2802002-11-03 00:38:21 +0000234#define PCI_MEM_SPACE1_START 0x80000000
235#define PCI_MEM_SPACE2_START 0xfd000000
236
237/* IBAT/DBAT Configuration */
238/* Ram: 64MB, starts at address-0, r/w instruction/data */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_64M | BATU_VS | BATU_VP)
240#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
241#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
242#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
wdenkfe8c2802002-11-03 00:38:21 +0000243
244/* MPLD/Port-X I/O Space : data and instruction read/write, cache-inhibit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_IBAT1U (PORTX_DEV_BASE | BATU_BL_128M | BATU_VS | BATU_VP)
wdenkfe8c2802002-11-03 00:38:21 +0000246#if 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_IBAT1L (PORTX_DEV_BASE | BATL_PP_10 | BATL_MEMCOHERENCE |\
wdenkfe8c2802002-11-03 00:38:21 +0000248 BATL_WRITETHROUGH | BATL_CACHEINHIBIT)
249#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_IBAT1L (PORTX_DEV_BASE | BATL_PP_10 |BATL_CACHEINHIBIT)
wdenkfe8c2802002-11-03 00:38:21 +0000251#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
253#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
wdenkfe8c2802002-11-03 00:38:21 +0000254
255/* PCI Memory region 1: 0x8XXX_XXXX PCI Mem space: EUMBAR, etc - 16MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_IBAT2U (PCI_MEM_SPACE1_START|BATU_BL_16M | BATU_VS | BATU_VP)
257#define CONFIG_SYS_IBAT2L (PCI_MEM_SPACE1_START|BATL_PP_10 | BATL_GUARDEDSTORAGE|BATL_CACHEINHIBIT)
258#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
259#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
wdenkfe8c2802002-11-03 00:38:21 +0000260
261/* PCI Memory region 2: PCI Devices in 0xFD space */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_IBAT3U (PCI_MEM_SPACE2_START|BATU_BL_16M | BATU_VS | BATU_VP)
263#define CONFIG_SYS_IBAT3L (PCI_MEM_SPACE2_START|BATL_PP_10 | BATL_GUARDEDSTORAGE | BATL_CACHEINHIBIT)
264#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
265#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
wdenkfe8c2802002-11-03 00:38:21 +0000266
267
268/*
269 * For booting Linux, the board info and command line data
270 * have to be in the first 8 MB of memory, since this is
271 * the maximum mapped by the Linux kernel during initialization.
272 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkfe8c2802002-11-03 00:38:21 +0000274
275/*-----------------------------------------------------------------------
276 * FLASH organization
277 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200278#define CONFIG_SYS_MAX_FLASH_BANKS 3 /* Max number of flash banks */
279#define CONFIG_SYS_MAX_FLASH_SECT 64 /* Max number of sectors in one bank */
wdenkfe8c2802002-11-03 00:38:21 +0000280
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200281#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
282#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkfe8c2802002-11-03 00:38:21 +0000283
284#if 0
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200285#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200286#define CONFIG_ENV_OFFSET 0x8000 /* Offset of the Environment Sector */
287#define CONFIG_ENV_SIZE 0x4000 /* Size of the Environment Sector */
wdenkfe8c2802002-11-03 00:38:21 +0000288#else
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +0200289#define CONFIG_ENV_IS_IN_NVRAM 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200290#define CONFIG_ENV_ADDR NV_OFF_U_BOOT_ADDR /* PortX NVM Free addr*/
291#define CONFIG_ENV_OFFSET CONFIG_ENV_ADDR
292#define CONFIG_ENV_SIZE NV_U_BOOT_ENV_SIZE /* 2K */
wdenkfe8c2802002-11-03 00:38:21 +0000293#endif
294/*-----------------------------------------------------------------------
295 * Cache Configuration
296 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#define CONFIG_SYS_CACHELINE_SIZE 16
wdenkfe8c2802002-11-03 00:38:21 +0000298
wdenkfe8c2802002-11-03 00:38:21 +0000299/* Localizations */
300#if 0
301#define CONFIG_ETHADDR 0:0:0:0:1:d
302#define CONFIG_IPADDR 172.16.40.113
303#define CONFIG_SERVERIP 172.16.40.111
304#else
305#define CONFIG_ETHADDR 0:0:0:0:1:d
306#define CONFIG_IPADDR 209.128.93.138
307#define CONFIG_SERVERIP 209.128.93.133
308#endif
309
310/*-----------------------------------------------------------------------
311 * PCI stuff
312 *-----------------------------------------------------------------------
313 */
314#define CONFIG_PCI /* include pci support */
Gabor Juhosb4458732013-05-30 07:06:12 +0000315#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
wdenkfe8c2802002-11-03 00:38:21 +0000316#undef CONFIG_PCI_PNP
317
wdenkfe8c2802002-11-03 00:38:21 +0000318
319#define CONFIG_TULIP
320
321#endif /* __CONFIG_H */