blob: c22dea5c24044096e535aca84bda6071dfee0a18 [file] [log] [blame]
Kumar Galad5a1fb92008-08-26 21:34:55 -05001/*
York Sune12ce982011-08-26 11:32:44 -07002 * Copyright 2008-2011 Freescale Semiconductor, Inc.
Kumar Galad5a1fb92008-08-26 21:34:55 -05003 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * Version 2 as published by the Free Software Foundation.
7 */
8
9#include <common.h>
10#include <asm/io.h>
Kumar Gala866c6fa2011-09-16 09:54:30 -050011#include <asm/processor.h>
York Sunf0626592013-09-30 09:22:09 -070012#include <fsl_ddr_sdram.h>
Kumar Galad5a1fb92008-08-26 21:34:55 -050013
14#if (CONFIG_CHIP_SELECTS_PER_CTRL > 4)
15#error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL
16#endif
17
18void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
York Sun5e155552013-06-25 11:37:48 -070019 unsigned int ctrl_num, int step)
Kumar Galad5a1fb92008-08-26 21:34:55 -050020{
21 unsigned int i;
York Sunf0626592013-09-30 09:22:09 -070022 ccsr_ddr_t *ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
Andy Fleming992562c2012-10-23 19:03:46 -050023
24#if defined(CONFIG_SYS_FSL_ERRATUM_NMG_DDR120) && defined(CONFIG_MPC85xx)
Kumar Gala866c6fa2011-09-16 09:54:30 -050025 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
26 uint svr;
27#endif
Kumar Galad5a1fb92008-08-26 21:34:55 -050028
29 if (ctrl_num) {
30 printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num);
31 return;
32 }
Kumar Gala866c6fa2011-09-16 09:54:30 -050033
34#ifdef CONFIG_SYS_FSL_ERRATUM_NMG_DDR120
35 /*
36 * Set the DDR IO receiver to an acceptable bias point.
37 * Fixed in Rev 2.1.
38 */
39 svr = get_svr();
40 if ((SVR_MAJ(svr) == 1) || IS_SVR_REV(svr, 2, 0)) {
41 if ((regs->ddr_sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) ==
42 SDRAM_CFG_SDRAM_TYPE_DDR2)
43 out_be32(&gur->ddrioovcr, 0x90000000);
44 else
45 out_be32(&gur->ddrioovcr, 0xA8000000);
46 }
47#endif
Kumar Galad5a1fb92008-08-26 21:34:55 -050048
49 for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
50 if (i == 0) {
51 out_be32(&ddr->cs0_bnds, regs->cs[i].bnds);
52 out_be32(&ddr->cs0_config, regs->cs[i].config);
53
54 } else if (i == 1) {
55 out_be32(&ddr->cs1_bnds, regs->cs[i].bnds);
56 out_be32(&ddr->cs1_config, regs->cs[i].config);
57
58 } else if (i == 2) {
59 out_be32(&ddr->cs2_bnds, regs->cs[i].bnds);
60 out_be32(&ddr->cs2_config, regs->cs[i].config);
61
62 } else if (i == 3) {
63 out_be32(&ddr->cs3_bnds, regs->cs[i].bnds);
64 out_be32(&ddr->cs3_config, regs->cs[i].config);
65 }
66 }
67
68 out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3);
69 out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0);
70 out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1);
71 out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2);
72 out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2);
73 out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode);
74 out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2);
75 out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl);
76 out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval);
77 out_be32(&ddr->sdram_data_init, regs->ddr_data_init);
78 out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl);
79 out_be32(&ddr->init_addr, regs->ddr_init_addr);
80 out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr);
81
82 /*
83 * 200 painful micro-seconds must elapse between
84 * the DDR clock setup and the DDR config enable.
85 */
86 udelay(200);
87 asm volatile("sync;isync");
88
89 out_be32(&ddr->sdram_cfg, regs->ddr_sdram_cfg);
90
91 /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */
92 while (in_be32(&ddr->sdram_cfg_2) & 0x10) {
93 udelay(10000); /* throttle polling rate */
94 }
95}