blob: 9f5e665e6f6673a03b8b6121283235af3a75069b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Stefan Roese03915772014-10-22 12:13:18 +02002/*
Stefan Roese114bba62015-12-03 12:39:45 +01003 * Copyright (C) 2014-2015 Stefan Roese <sr@denx.de>
Stefan Roese03915772014-10-22 12:13:18 +02004 */
5
6#ifndef _CONFIG_DB_MV7846MP_GP_H
7#define _CONFIG_DB_MV7846MP_GP_H
8
9/*
10 * High Level Configuration Options (easy to change)
11 */
Stefan Roesef3679a32015-01-19 11:33:46 +010012#define CONFIG_DB_784MP_GP /* Board target name for DDR training */
13
Stefan Roese3dbf35c2015-08-06 14:27:36 +020014/*
15 * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
16 * for DDR ECC byte filling in the SPL before loading the main
17 * U-Boot into it.
18 */
Stefan Roese03915772014-10-22 12:13:18 +020019
Stefan Roese03915772014-10-22 12:13:18 +020020/* I2C */
Paul Kocialkowski2fae3e72015-04-10 23:09:51 +020021#define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
Stefan Roese03915772014-10-22 12:13:18 +020022
Stefan Roese58613c72015-07-22 18:05:43 +020023/* USB/EHCI configuration */
Stefan Roese58613c72015-07-22 18:05:43 +020024#define CONFIG_EHCI_IS_TDI
Anton Schubert11b8ebf2015-07-23 15:02:09 +020025#define CONFIG_USB_MAX_CONTROLLER_COUNT 3
Stefan Roese58613c72015-07-22 18:05:43 +020026
Stefan Roese03915772014-10-22 12:13:18 +020027/* Environment in SPI NOR flash */
Stefan Roese03915772014-10-22 12:13:18 +020028
Stefan Roese03915772014-10-22 12:13:18 +020029#define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
Stefan Roese03915772014-10-22 12:13:18 +020030
Anton Schubert3ceae9e2015-07-15 14:50:05 +020031/* SATA support */
Stefan Roese114bba62015-12-03 12:39:45 +010032#define CONFIG_SYS_SATA_MAX_DEVICE 2
Stefan Roese114bba62015-12-03 12:39:45 +010033#define CONFIG_LBA48
Anton Schubert3ceae9e2015-07-15 14:50:05 +020034
Stefan Roese7d865292015-08-11 09:36:15 +020035/* PCIe support */
Stefan Roese83097cf2015-11-25 07:37:00 +010036#ifndef CONFIG_SPL_BUILD
Stefan Roese7d865292015-08-11 09:36:15 +020037#define CONFIG_PCI_SCAN_SHOW
Stefan Roese83097cf2015-11-25 07:37:00 +010038#endif
Stefan Roese7d865292015-08-11 09:36:15 +020039
Stefan Roese645949b2015-07-23 10:26:18 +020040/* NAND */
Stefan Roese645949b2015-07-23 10:26:18 +020041#define CONFIG_SYS_NAND_ONFI_DETECTION
42
Stefan Roese03915772014-10-22 12:13:18 +020043/*
44 * mv-common.h should be defined after CMD configs since it used them
45 * to enable certain macros
46 */
47#include "mv-common.h"
48
Stefan Roesef3679a32015-01-19 11:33:46 +010049/*
50 * Memory layout while starting into the bin_hdr via the
51 * BootROM:
52 *
53 * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
54 * 0x4000.4030 bin_hdr start address
55 * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
56 * 0x4007.fffc BootROM stack top
57 *
58 * The address space between 0x4007.fffc and 0x400f.fff is not locked in
59 * L2 cache thus cannot be used.
60 */
61
62/* SPL */
63/* Defines for SPL */
Stefan Roesef3679a32015-01-19 11:33:46 +010064#define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030)
65
66#define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
67#define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
68
Stefan Roese83097cf2015-11-25 07:37:00 +010069#ifdef CONFIG_SPL_BUILD
70#define CONFIG_SYS_MALLOC_SIMPLE
71#endif
Stefan Roesef3679a32015-01-19 11:33:46 +010072
73#define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
74#define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
75
Stefan Roesef3679a32015-01-19 11:33:46 +010076/* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
Stefan Roesef3679a32015-01-19 11:33:46 +010077#define CONFIG_SPD_EEPROM 0x4e
Stefan Roeseff7ad172015-12-10 15:02:38 +010078#define CONFIG_BOARD_ECC_SUPPORT /* this board supports ECC */
Stefan Roesef3679a32015-01-19 11:33:46 +010079
Stefan Roese03915772014-10-22 12:13:18 +020080#endif /* _CONFIG_DB_MV7846MP_GP_H */