blob: 29d6f00427fa80957db244a83eed26a4e2b513d2 [file] [log] [blame]
wdenk64519362004-07-11 17:40:54 +00001/*
Wolfgang Denkc98368a2006-07-19 17:52:30 +02002 * (C) Copyright 2003-2006
wdenk64519362004-07-11 17:40:54 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2004
6 * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
7 *
Wolfgang Denkc98368a2006-07-19 17:52:30 +02008 * (C) Copyright 2004-2006
wdenk64519362004-07-11 17:40:54 +00009 * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk7dd13292004-07-11 20:04:51 +000021 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenk64519362004-07-11 17:40:54 +000022 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30#include <common.h>
31#include <mpc5xxx.h>
32#include <pci.h>
Wolfgang Denkc98368a2006-07-19 17:52:30 +020033#include <asm/processor.h>
Grant Likely8d1e6e72007-09-06 09:46:23 -060034#include <libfdt.h>
Bartlomiej Sieka7a432ce2007-06-08 14:52:22 +020035
wdenka5948882005-03-27 23:41:39 +000036#ifdef CONFIG_VIDEO_SM501
37#include <sm501.h>
38#endif
39
wdenk64519362004-07-11 17:40:54 +000040#if defined(CONFIG_MPC5200_DDR)
41#include "mt46v16m16-75.h"
42#else
43#include "mt48lc16m16a2-75.h"
44#endif
wdenka5948882005-03-27 23:41:39 +000045
Wolfgang Denkd112a2c2007-09-15 20:48:41 +020046DECLARE_GLOBAL_DATA_PTR;
47
wdenkdc130442004-12-12 22:06:17 +000048#ifdef CONFIG_PS2MULT
49void ps2mult_early_init(void);
50#endif
wdenk64519362004-07-11 17:40:54 +000051
52#ifndef CFG_RAMBOOT
53static void sdram_start (int hi_addr)
54{
55 long hi_addr_bit = hi_addr ? 0x01000000 : 0;
56
57 /* unlock mode register */
58 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 |
59 hi_addr_bit;
60 __asm__ volatile ("sync");
61
62 /* precharge all banks */
63 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 |
64 hi_addr_bit;
65 __asm__ volatile ("sync");
66
67#if SDRAM_DDR
68 /* set mode register: extended mode */
69 *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
70 __asm__ volatile ("sync");
71
72 /* set mode register: reset DLL */
73 *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
74 __asm__ volatile ("sync");
75#endif
76
77 /* precharge all banks */
78 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 |
79 hi_addr_bit;
80 __asm__ volatile ("sync");
81
82 /* auto refresh */
83 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 |
84 hi_addr_bit;
85 __asm__ volatile ("sync");
86
87 /* set mode register */
88 *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE;
89 __asm__ volatile ("sync");
90
91 /* normal operation */
92 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
93 __asm__ volatile ("sync");
94}
95#endif
96
97/*
98 * ATTENTION: Although partially referenced initdram does NOT make real use
wdenk7dd13292004-07-11 20:04:51 +000099 * use of CFG_SDRAM_BASE. The code does not work if CFG_SDRAM_BASE
100 * is something else than 0x00000000.
wdenk64519362004-07-11 17:40:54 +0000101 */
102
103#if defined(CONFIG_MPC5200)
104long int initdram (int board_type)
105{
106 ulong dramsize = 0;
107 ulong dramsize2 = 0;
Wolfgang Denkc98368a2006-07-19 17:52:30 +0200108 uint svr, pvr;
109
wdenk64519362004-07-11 17:40:54 +0000110#ifndef CFG_RAMBOOT
111 ulong test1, test2;
112
113 /* setup SDRAM chip selects */
114 *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001c; /* 512MB at 0x0 */
115 *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x40000000; /* disabled */
116 __asm__ volatile ("sync");
117
118 /* setup config registers */
119 *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
120 *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
121 __asm__ volatile ("sync");
122
123#if SDRAM_DDR
124 /* set tap delay */
125 *(vu_long *)MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
126 __asm__ volatile ("sync");
127#endif
128
129 /* find RAM size using SDRAM CS0 only */
130 sdram_start(0);
Wolfgang Denk7fb52662005-10-13 16:45:02 +0200131 test1 = get_ram_size((long *)CFG_SDRAM_BASE, 0x20000000);
wdenk64519362004-07-11 17:40:54 +0000132 sdram_start(1);
Wolfgang Denk7fb52662005-10-13 16:45:02 +0200133 test2 = get_ram_size((long *)CFG_SDRAM_BASE, 0x20000000);
wdenk64519362004-07-11 17:40:54 +0000134 if (test1 > test2) {
135 sdram_start(0);
136 dramsize = test1;
137 } else {
138 dramsize = test2;
139 }
140
141 /* memory smaller than 1MB is impossible */
142 if (dramsize < (1 << 20)) {
143 dramsize = 0;
144 }
145
146 /* set SDRAM CS0 size according to the amount of RAM found */
147 if (dramsize > 0) {
148 *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 +
149 __builtin_ffs(dramsize >> 20) - 1;
150 } else {
151 *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
152 }
153
154 /* let SDRAM CS1 start right after CS0 */
155 *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001c; /* 512MB */
156
157 /* find RAM size using SDRAM CS1 only */
158 sdram_start(0);
Wolfgang Denk7fb52662005-10-13 16:45:02 +0200159 test1 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x20000000);
wdenk64519362004-07-11 17:40:54 +0000160 sdram_start(1);
Wolfgang Denk7fb52662005-10-13 16:45:02 +0200161 test2 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x20000000);
wdenk64519362004-07-11 17:40:54 +0000162 if (test1 > test2) {
163 sdram_start(0);
164 dramsize2 = test1;
165 } else {
166 dramsize2 = test2;
167 }
168
169 /* memory smaller than 1MB is impossible */
170 if (dramsize2 < (1 << 20)) {
171 dramsize2 = 0;
172 }
173
174 /* set SDRAM CS1 size according to the amount of RAM found */
175 if (dramsize2 > 0) {
176 *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize
177 | (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
178 } else {
179 *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
180 }
181
182#else /* CFG_RAMBOOT */
183
184 /* retrieve size of memory connected to SDRAM CS0 */
185 dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF;
186 if (dramsize >= 0x13) {
187 dramsize = (1 << (dramsize - 0x13)) << 20;
188 } else {
189 dramsize = 0;
190 }
191
192 /* retrieve size of memory connected to SDRAM CS1 */
193 dramsize2 = *(vu_long *)MPC5XXX_SDRAM_CS1CFG & 0xFF;
194 if (dramsize2 >= 0x13) {
195 dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
196 } else {
197 dramsize2 = 0;
198 }
wdenk64519362004-07-11 17:40:54 +0000199#endif /* CFG_RAMBOOT */
200
Wolfgang Denkc98368a2006-07-19 17:52:30 +0200201 /*
202 * On MPC5200B we need to set the special configuration delay in the
203 * DDR controller. Please refer to Freescale's AN3221 "MPC5200B SDRAM
204 * Initialization and Configuration", 3.3.1 SDelay--MBAR + 0x0190:
205 *
206 * "The SDelay should be written to a value of 0x00000004. It is
207 * required to account for changes caused by normal wafer processing
208 * parameters."
209 */
210 svr = get_svr();
211 pvr = get_pvr();
212 if ((SVR_MJREV(svr) >= 2) &&
213 (PVR_MAJ(pvr) == 1) && (PVR_MIN(pvr) == 4)) {
214
215 *(vu_long *)MPC5XXX_SDRAM_SDELAY = 0x04;
216 __asm__ volatile ("sync");
217 }
218
219#if defined(CONFIG_TQM5200_B)
220 return dramsize + dramsize2;
221#else
wdenk64519362004-07-11 17:40:54 +0000222 return dramsize;
Wolfgang Denkc98368a2006-07-19 17:52:30 +0200223#endif /* CONFIG_TQM5200_B */
wdenk64519362004-07-11 17:40:54 +0000224}
225
226#elif defined(CONFIG_MGT5100)
227
228long int initdram (int board_type)
229{
230 ulong dramsize = 0;
231#ifndef CFG_RAMBOOT
232 ulong test1, test2;
233
234 /* setup and enable SDRAM chip selects */
235 *(vu_long *)MPC5XXX_SDRAM_START = 0x00000000;
236 *(vu_long *)MPC5XXX_SDRAM_STOP = 0x0000ffff;/* 2G */
237 *(vu_long *)MPC5XXX_ADDECR |= (1 << 22); /* Enable SDRAM */
238 __asm__ volatile ("sync");
239
240 /* setup config registers */
241 *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
242 *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
243
244 /* address select register */
245 *(vu_long *)MPC5XXX_SDRAM_XLBSEL = SDRAM_ADDRSEL;
246 __asm__ volatile ("sync");
247
248 /* find RAM size */
249 sdram_start(0);
250 test1 = get_ram_size((ulong *)CFG_SDRAM_BASE, 0x80000000);
251 sdram_start(1);
252 test2 = get_ram_size((ulong *)CFG_SDRAM_BASE, 0x80000000);
253 if (test1 > test2) {
254 sdram_start(0);
255 dramsize = test1;
256 } else {
257 dramsize = test2;
258 }
259
260 /* set SDRAM end address according to size */
261 *(vu_long *)MPC5XXX_SDRAM_STOP = ((dramsize - 1) >> 15);
262
263#else /* CFG_RAMBOOT */
264
265 /* Retrieve amount of SDRAM available */
266 dramsize = ((*(vu_long *)MPC5XXX_SDRAM_STOP + 1) << 15);
267
268#endif /* CFG_RAMBOOT */
269
270 return dramsize;
271}
272
273#else
274#error Neither CONFIG_MPC5200 or CONFIG_MGT5100 defined
275#endif
276
277int checkboard (void)
278{
Wolfgang Denk99753142006-07-21 11:16:34 +0200279#if defined(CONFIG_AEVFIFO)
Wolfgang Denkeb95c852005-08-10 15:14:32 +0200280 puts ("Board: AEVFIFO\n");
281 return 0;
282#endif
Wolfgang Denk99753142006-07-21 11:16:34 +0200283
284#if defined(CONFIG_TQM5200S)
285# define MODULE_NAME "TQM5200S"
Wolfgang Denkc98368a2006-07-19 17:52:30 +0200286#else
Wolfgang Denk99753142006-07-21 11:16:34 +0200287# define MODULE_NAME "TQM5200"
wdenkdc130442004-12-12 22:06:17 +0000288#endif
Wolfgang Denk99753142006-07-21 11:16:34 +0200289
290#if defined(CONFIG_STK52XX)
291# define CARRIER_NAME "STK52xx"
292#elif defined(CONFIG_TB5200)
293# define CARRIER_NAME "TB5200"
Wolfgang Denk641e3572006-07-22 01:20:03 +0200294#elif defined(CONFIG_CAM5200)
Wolfgang Denk0129dcd2006-11-23 22:58:58 +0100295# define CARRIER_NAME "CAM5200"
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200296#elif defined(CONFIG_FO300)
297# define CARRIER_NAME "FO300"
Wolfgang Denk99753142006-07-21 11:16:34 +0200298#else
Wolfgang Denk9018bc92006-08-18 23:27:33 +0200299# error "UNKNOWN"
Wolfgang Denkba940932006-07-19 13:50:38 +0200300#endif
wdenkdc130442004-12-12 22:06:17 +0000301
Wolfgang Denk99753142006-07-21 11:16:34 +0200302 puts ( "Board: " MODULE_NAME " (TQ-Components GmbH)\n"
303 " on a " CARRIER_NAME " carrier board\n");
304
wdenk64519362004-07-11 17:40:54 +0000305 return 0;
306}
307
Wolfgang Denk99753142006-07-21 11:16:34 +0200308#undef MODULE_NAME
309#undef CARRIER_NAME
310
wdenk64519362004-07-11 17:40:54 +0000311void flash_preinit(void)
312{
313 /*
314 * Now, when we are in RAM, enable flash write
315 * access for detection process.
316 * Note that CS_BOOT cannot be cleared when
317 * executing in flash.
318 */
319#if defined(CONFIG_MGT5100)
320 *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 25); /* disable CS_BOOT */
321 *(vu_long *)MPC5XXX_ADDECR |= (1 << 16); /* enable CS0 */
322#endif
323 *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
324}
325
326
327#ifdef CONFIG_PCI
328static struct pci_controller hose;
329
330extern void pci_mpc5xxx_init(struct pci_controller *);
331
332void pci_init_board(void)
333{
334 pci_mpc5xxx_init(&hose);
335}
336#endif
337
Jon Loeliger761ea742007-07-10 10:48:22 -0500338#if defined(CONFIG_CMD_IDE) && defined(CONFIG_IDE_RESET)
wdenk64519362004-07-11 17:40:54 +0000339
340#if defined (CONFIG_MINIFAP)
341#define SM501_POWER_MODE0_GATE 0x00000040UL
342#define SM501_POWER_MODE1_GATE 0x00000048UL
343#define POWER_MODE_GATE_GPIO_PWM_I2C 0x00000040UL
344#define SM501_GPIO_DATA_DIR_HIGH 0x0001000CUL
345#define SM501_GPIO_DATA_HIGH 0x00010004UL
346#define SM501_GPIO_51 0x00080000UL
Bartlomiej Sieka79eecbfb2006-11-01 01:38:16 +0100347#endif /* CONFIG MINIFAP */
wdenk64519362004-07-11 17:40:54 +0000348
349void init_ide_reset (void)
350{
351 debug ("init_ide_reset\n");
352
353#if defined (CONFIG_MINIFAP)
354 /* Configure GPIO_51 of the SM501 grafic controller as ATA reset */
355
356 /* enable GPIO control (in both power modes) */
357 *(vu_long *) (SM501_MMIO_BASE+SM501_POWER_MODE0_GATE) |=
358 POWER_MODE_GATE_GPIO_PWM_I2C;
359 *(vu_long *) (SM501_MMIO_BASE+SM501_POWER_MODE1_GATE) |=
360 POWER_MODE_GATE_GPIO_PWM_I2C;
361 /* configure GPIO51 as output */
362 *(vu_long *) (SM501_MMIO_BASE+SM501_GPIO_DATA_DIR_HIGH) |=
363 SM501_GPIO_51;
364#else
365 /* Configure PSC1_4 as GPIO output for ATA reset */
366 *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_PSC1_4;
367 *(vu_long *) MPC5XXX_WU_GPIO_DIR |= GPIO_PSC1_4;
368#endif
369}
370
371void ide_set_reset (int idereset)
372{
373 debug ("ide_reset(%d)\n", idereset);
374
375#if defined (CONFIG_MINIFAP)
376 if (idereset) {
377 *(vu_long *) (SM501_MMIO_BASE+SM501_GPIO_DATA_HIGH) &=
378 ~SM501_GPIO_51;
379 } else {
380 *(vu_long *) (SM501_MMIO_BASE+SM501_GPIO_DATA_HIGH) |=
381 SM501_GPIO_51;
382 }
383#else
384 if (idereset) {
Bartlomiej Sieka79eecbfb2006-11-01 01:38:16 +0100385 *(vu_long *) MPC5XXX_WU_GPIO_DATA_O &= ~GPIO_PSC1_4;
wdenk64519362004-07-11 17:40:54 +0000386 } else {
Bartlomiej Sieka79eecbfb2006-11-01 01:38:16 +0100387 *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
wdenk64519362004-07-11 17:40:54 +0000388 }
389#endif
390}
Jon Loeliger761ea742007-07-10 10:48:22 -0500391#endif
wdenk64519362004-07-11 17:40:54 +0000392
393#ifdef CONFIG_POST
394/*
395 * Reads GPIO pin PSC6_3. A keypress is reported, if PSC6_3 is low. If PSC6_3
396 * is left open, no keypress is detected.
397 */
398int post_hotkeys_pressed(void)
399{
Wolfgang Denkf67272a2006-10-09 01:07:53 +0200400#ifdef CONFIG_STK52XX
wdenk64519362004-07-11 17:40:54 +0000401 struct mpc5xxx_gpio *gpio;
402
403 gpio = (struct mpc5xxx_gpio*) MPC5XXX_GPIO;
404
405 /*
406 * Configure PSC6_1 and PSC6_3 as GPIO. PSC6 then couldn't be used in
407 * CODEC or UART mode. Consumer IrDA should still be possible.
wdenk7dd13292004-07-11 20:04:51 +0000408 */
wdenk64519362004-07-11 17:40:54 +0000409 gpio->port_config &= ~(0x07000000);
410 gpio->port_config |= 0x03000000;
411
412 /* Enable GPIO for GPIO_IRDA_1 (IR_USB_CLK pin) = PSC6_3 */
413 gpio->simple_gpioe |= 0x20000000;
414
415 /* Configure GPIO_IRDA_1 as input */
416 gpio->simple_ddr &= ~(0x20000000);
417
418 return ((gpio->simple_ival & 0x20000000) ? 0 : 1);
Wolfgang Denkf67272a2006-10-09 01:07:53 +0200419#else
420 return 0;
421#endif
wdenk64519362004-07-11 17:40:54 +0000422}
423#endif
424
425#if defined(CONFIG_POST) || defined(CONFIG_LOGBUFFER)
426
427void post_word_store (ulong a)
428{
429 volatile ulong *save_addr =
430 (volatile ulong *)(MPC5XXX_SRAM + MPC5XXX_SRAM_POST_SIZE);
431
432 *save_addr = a;
433}
434
435ulong post_word_load (void)
436{
437 volatile ulong *save_addr =
438 (volatile ulong *)(MPC5XXX_SRAM + MPC5XXX_SRAM_POST_SIZE);
439
440 return *save_addr;
441}
wdenk64519362004-07-11 17:40:54 +0000442#endif /* CONFIG_POST || CONFIG_LOGBUFFER*/
wdenkdc130442004-12-12 22:06:17 +0000443
444#ifdef CONFIG_PS2MULT
445#ifdef CONFIG_BOARD_EARLY_INIT_R
446int board_early_init_r (void)
447{
448 ps2mult_early_init();
449 return (0);
450}
451#endif
452#endif /* CONFIG_PS2MULT */
453
Wolfgang Denk573a3ad2006-09-13 10:47:05 +0200454#ifdef CONFIG_FO300
455int silent_boot (void)
456{
457 vu_long timer3_status;
458
459 /* Configure GPT3 as GPIO input */
460 *(vu_long *)MPC5XXX_GPT3_ENABLE = 0x00000004;
461
462 /* Read in TIMER_3 pin status */
463 timer3_status = *(vu_long *)MPC5XXX_GPT3_STATUS;
464
465#ifdef FO300_SILENT_CONSOLE_WHEN_S1_CLOSED
466 /* Force silent console mode if S1 switch
467 * is in closed position (TIMER_3 pin status is LOW). */
468 if (MPC5XXX_GPT_GPIO_PIN(timer3_status) == 0)
469 return 1;
470#else
471 /* Force silent console mode if S1 switch
472 * is in open position (TIMER_3 pin status is HIGH). */
473 if (MPC5XXX_GPT_GPIO_PIN(timer3_status) == 1)
474 return 1;
475#endif
476
477 return 0;
478}
479
480int board_early_init_f (void)
481{
Wolfgang Denk573a3ad2006-09-13 10:47:05 +0200482 if (silent_boot())
483 gd->flags |= GD_FLG_SILENT;
484
485 return 0;
486}
487#endif /* CONFIG_FO300 */
488
wdenkdc130442004-12-12 22:06:17 +0000489int last_stage_init (void)
490{
491 /*
492 * auto scan for really existing devices and re-set chip select
493 * configuration.
494 */
495 u16 save, tmp;
496 int restore;
497
498 /*
499 * Check for SRAM and SRAM size
500 */
501
Wolfgang Denk71112152005-08-18 11:55:22 +0200502 /* save original SRAM content */
wdenkdc130442004-12-12 22:06:17 +0000503 save = *(volatile u16 *)CFG_CS2_START;
504 restore = 1;
wdenk07d7e6b2004-12-16 21:44:03 +0000505
wdenkdc130442004-12-12 22:06:17 +0000506 /* write test pattern to SRAM */
507 *(volatile u16 *)CFG_CS2_START = 0xA5A5;
508 __asm__ volatile ("sync");
509 /*
510 * Put a different pattern on the data lines: otherwise they may float
511 * long enough to read back what we wrote.
512 */
513 tmp = *(volatile u16 *)CFG_FLASH_BASE;
514 if (tmp == 0xA5A5)
515 puts ("!! possible error in SRAM detection\n");
wdenk07d7e6b2004-12-16 21:44:03 +0000516
wdenkdc130442004-12-12 22:06:17 +0000517 if (*(volatile u16 *)CFG_CS2_START != 0xA5A5) {
518 /* no SRAM at all, disable cs */
519 *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 18);
520 *(vu_long *)MPC5XXX_CS2_START = 0x0000FFFF;
521 *(vu_long *)MPC5XXX_CS2_STOP = 0x0000FFFF;
522 restore = 0;
523 __asm__ volatile ("sync");
Wolfgang Denk71112152005-08-18 11:55:22 +0200524 } else if (*(volatile u16 *)(CFG_CS2_START + (1<<19)) == 0xA5A5) {
wdenkdc130442004-12-12 22:06:17 +0000525 /* make sure that we access a mirrored address */
526 *(volatile u16 *)CFG_CS2_START = 0x1111;
527 __asm__ volatile ("sync");
528 if (*(volatile u16 *)(CFG_CS2_START + (1<<19)) == 0x1111) {
529 /* SRAM size = 512 kByte */
wdenk07d7e6b2004-12-16 21:44:03 +0000530 *(vu_long *)MPC5XXX_CS2_STOP = STOP_REG(CFG_CS2_START,
wdenkdc130442004-12-12 22:06:17 +0000531 0x80000);
532 __asm__ volatile ("sync");
533 puts ("SRAM: 512 kB\n");
534 }
535 else
wdenk07d7e6b2004-12-16 21:44:03 +0000536 puts ("!! possible error in SRAM detection\n");
Wolfgang Denk71112152005-08-18 11:55:22 +0200537 } else {
wdenk07d7e6b2004-12-16 21:44:03 +0000538 puts ("SRAM: 1 MB\n");
wdenkdc130442004-12-12 22:06:17 +0000539 }
540 /* restore origianl SRAM content */
541 if (restore) {
542 *(volatile u16 *)CFG_CS2_START = save;
543 __asm__ volatile ("sync");
544 }
wdenk07d7e6b2004-12-16 21:44:03 +0000545
546 /*
wdenkdc130442004-12-12 22:06:17 +0000547 * Check for Grafic Controller
548 */
549
550 /* save origianl FB content */
551 save = *(volatile u16 *)CFG_CS1_START;
552 restore = 1;
wdenk07d7e6b2004-12-16 21:44:03 +0000553
wdenkdc130442004-12-12 22:06:17 +0000554 /* write test pattern to FB memory */
555 *(volatile u16 *)CFG_CS1_START = 0xA5A5;
556 __asm__ volatile ("sync");
557 /*
558 * Put a different pattern on the data lines: otherwise they may float
559 * long enough to read back what we wrote.
560 */
561 tmp = *(volatile u16 *)CFG_FLASH_BASE;
562 if (tmp == 0xA5A5)
563 puts ("!! possible error in grafic controller detection\n");
wdenk07d7e6b2004-12-16 21:44:03 +0000564
wdenkdc130442004-12-12 22:06:17 +0000565 if (*(volatile u16 *)CFG_CS1_START != 0xA5A5) {
566 /* no grafic controller at all, disable cs */
567 *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 17);
568 *(vu_long *)MPC5XXX_CS1_START = 0x0000FFFF;
569 *(vu_long *)MPC5XXX_CS1_STOP = 0x0000FFFF;
570 restore = 0;
571 __asm__ volatile ("sync");
Wolfgang Denk71112152005-08-18 11:55:22 +0200572 } else {
wdenk07d7e6b2004-12-16 21:44:03 +0000573 puts ("VGA: SMI501 (Voyager) with 8 MB\n");
wdenkdc130442004-12-12 22:06:17 +0000574 }
575 /* restore origianl FB content */
576 if (restore) {
577 *(volatile u16 *)CFG_CS1_START = save;
578 __asm__ volatile ("sync");
579 }
wdenk07d7e6b2004-12-16 21:44:03 +0000580
Wolfgang Denk573a3ad2006-09-13 10:47:05 +0200581#ifdef CONFIG_FO300
582 if (silent_boot()) {
583 setenv("bootdelay", "0");
584 disable_ctrlc(1);
585 }
586#endif
587
wdenkdc130442004-12-12 22:06:17 +0000588 return 0;
589}
wdenka5948882005-03-27 23:41:39 +0000590
591#ifdef CONFIG_VIDEO_SM501
592
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200593#ifdef CONFIG_FO300
594#define DISPLAY_WIDTH 800
595#else
wdenka5948882005-03-27 23:41:39 +0000596#define DISPLAY_WIDTH 640
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200597#endif
wdenka5948882005-03-27 23:41:39 +0000598#define DISPLAY_HEIGHT 480
599
600#ifdef CONFIG_VIDEO_SM501_8BPP
601#error CONFIG_VIDEO_SM501_8BPP not supported.
602#endif /* CONFIG_VIDEO_SM501_8BPP */
603
604#ifdef CONFIG_VIDEO_SM501_16BPP
605#error CONFIG_VIDEO_SM501_16BPP not supported.
606#endif /* CONFIG_VIDEO_SM501_16BPP */
607#ifdef CONFIG_VIDEO_SM501_32BPP
608static const SMI_REGS init_regs [] =
609{
610#if 0 /* CRT only */
611 {0x00004, 0x0},
612 {0x00048, 0x00021807},
613 {0x0004C, 0x10090a01},
614 {0x00054, 0x1},
615 {0x00040, 0x00021807},
616 {0x00044, 0x10090a01},
617 {0x00054, 0x0},
618 {0x80200, 0x00010000},
619 {0x80204, 0x0},
620 {0x80208, 0x0A000A00},
621 {0x8020C, 0x02fa027f},
622 {0x80210, 0x004a028b},
623 {0x80214, 0x020c01df},
624 {0x80218, 0x000201e9},
625 {0x80200, 0x00013306},
626#else /* panel + CRT */
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200627#ifdef CONFIG_FO300
wdenka5948882005-03-27 23:41:39 +0000628 {0x00004, 0x0},
629 {0x00048, 0x00021807},
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200630 {0x0004C, 0x301a0a01},
631 {0x00054, 0x1},
632 {0x00040, 0x00021807},
633 {0x00044, 0x091a0a01},
634 {0x00054, 0x0},
635 {0x80000, 0x0f013106},
636 {0x80004, 0xc428bb17},
637 {0x8000C, 0x00000000},
638 {0x80010, 0x0C800C80},
639 {0x80014, 0x03200000},
640 {0x80018, 0x01e00000},
641 {0x8001C, 0x00000000},
642 {0x80020, 0x01e00320},
643 {0x80024, 0x042a031f},
644 {0x80028, 0x0086034a},
645 {0x8002C, 0x020c01df},
646 {0x80030, 0x000201ea},
647 {0x80200, 0x00010000},
648#else
649 {0x00004, 0x0},
650 {0x00048, 0x00021807},
wdenka5948882005-03-27 23:41:39 +0000651 {0x0004C, 0x091a0a01},
652 {0x00054, 0x1},
653 {0x00040, 0x00021807},
654 {0x00044, 0x091a0a01},
655 {0x00054, 0x0},
656 {0x80000, 0x0f013106},
657 {0x80004, 0xc428bb17},
658 {0x8000C, 0x00000000},
659 {0x80010, 0x0a000a00},
660 {0x80014, 0x02800000},
661 {0x80018, 0x01e00000},
662 {0x8001C, 0x00000000},
663 {0x80020, 0x01e00280},
664 {0x80024, 0x02fa027f},
665 {0x80028, 0x004a028b},
666 {0x8002C, 0x020c01df},
667 {0x80030, 0x000201e9},
668 {0x80200, 0x00010000},
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200669#endif /* #ifdef CONFIG_FO300 */
wdenka5948882005-03-27 23:41:39 +0000670#endif
671 {0, 0}
672};
673#endif /* CONFIG_VIDEO_SM501_32BPP */
674
675#ifdef CONFIG_CONSOLE_EXTRA_INFO
676/*
677 * Return text to be printed besides the logo.
678 */
679void video_get_info_str (int line_number, char *info)
680{
681 if (line_number == 1) {
Wolfgang Denk3f2f9dd2006-06-16 16:11:34 +0200682 strcpy (info, " Board: TQM5200 (TQ-Components GmbH)");
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200683#if defined (CONFIG_STK52XX) || defined (CONFIG_TB5200) || defined(CONFIG_FO300)
wdenka5948882005-03-27 23:41:39 +0000684 } else if (line_number == 2) {
Wolfgang Denkba940932006-07-19 13:50:38 +0200685#if defined (CONFIG_STK52XX)
Wolfgang Denk99753142006-07-21 11:16:34 +0200686 strcpy (info, " on a STK52xx carrier board");
wdenka5948882005-03-27 23:41:39 +0000687#endif
Wolfgang Denkba940932006-07-19 13:50:38 +0200688#if defined (CONFIG_TB5200)
Wolfgang Denk99753142006-07-21 11:16:34 +0200689 strcpy (info, " on a TB5200 carrier board");
Wolfgang Denkba940932006-07-19 13:50:38 +0200690#endif
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200691#if defined (CONFIG_FO300)
692 strcpy (info, " on a FO300 carrier board");
693#endif
Wolfgang Denkba940932006-07-19 13:50:38 +0200694#endif
wdenka5948882005-03-27 23:41:39 +0000695 }
696 else {
697 info [0] = '\0';
698 }
699}
700#endif
701
702/*
Wolfgang Denk71112152005-08-18 11:55:22 +0200703 * Returns SM501 register base address. First thing called in the
704 * driver. Checks if SM501 is physically present.
wdenka5948882005-03-27 23:41:39 +0000705 */
706unsigned int board_video_init (void)
707{
Wolfgang Denk71112152005-08-18 11:55:22 +0200708 u16 save, tmp;
709 int restore, ret;
710
711 /*
712 * Check for Grafic Controller
713 */
714
715 /* save origianl FB content */
716 save = *(volatile u16 *)CFG_CS1_START;
717 restore = 1;
718
719 /* write test pattern to FB memory */
720 *(volatile u16 *)CFG_CS1_START = 0xA5A5;
721 __asm__ volatile ("sync");
722 /*
723 * Put a different pattern on the data lines: otherwise they may float
724 * long enough to read back what we wrote.
725 */
726 tmp = *(volatile u16 *)CFG_FLASH_BASE;
727 if (tmp == 0xA5A5)
728 puts ("!! possible error in grafic controller detection\n");
729
730 if (*(volatile u16 *)CFG_CS1_START != 0xA5A5) {
731 /* no grafic controller found */
732 restore = 0;
733 ret = 0;
734 } else {
735 ret = SM501_MMIO_BASE;
736 }
737
738 if (restore) {
739 *(volatile u16 *)CFG_CS1_START = save;
740 __asm__ volatile ("sync");
741 }
742 return ret;
wdenka5948882005-03-27 23:41:39 +0000743}
744
745/*
746 * Returns SM501 framebuffer address
747 */
748unsigned int board_video_get_fb (void)
749{
750 return SM501_FB_BASE;
751}
752
753/*
754 * Called after initializing the SM501 and before clearing the screen.
755 */
756void board_validate_screen (unsigned int base)
757{
758}
759
760/*
761 * Return a pointer to the initialization sequence.
762 */
763const SMI_REGS *board_get_regs (void)
764{
765 return init_regs;
766}
767
768int board_get_width (void)
769{
770 return DISPLAY_WIDTH;
771}
772
773int board_get_height (void)
774{
775 return DISPLAY_HEIGHT;
776}
777
778#endif /* CONFIG_VIDEO_SM501 */
Bartlomiej Sieka7a432ce2007-06-08 14:52:22 +0200779
Grant Likely8d1e6e72007-09-06 09:46:23 -0600780#if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
Bartlomiej Sieka7a432ce2007-06-08 14:52:22 +0200781void ft_board_setup(void *blob, bd_t *bd)
782{
783 ft_cpu_setup(blob, bd);
784}
Grant Likely8d1e6e72007-09-06 09:46:23 -0600785#endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */