Stefan Roese | 0b86db7 | 2008-03-03 17:27:02 +0100 | [diff] [blame] | 1 | /* |
Stefan Roese | 7240299 | 2009-07-28 15:12:04 +0200 | [diff] [blame] | 2 | * (C) Copyright 2008-2009 |
Stefan Roese | 0b86db7 | 2008-03-03 17:27:02 +0100 | [diff] [blame] | 3 | * Stefan Roese, DENX Software Engineering, sr@denx.de. |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | #include <common.h> |
Stefan Roese | 247e9d7 | 2010-09-09 19:18:00 +0200 | [diff] [blame] | 25 | #include <asm/ppc4xx.h> |
Stefan Roese | 0b86db7 | 2008-03-03 17:27:02 +0100 | [diff] [blame] | 26 | #include <asm/io.h> |
| 27 | #include <asm/processor.h> |
| 28 | |
Stefan Roese | 7240299 | 2009-07-28 15:12:04 +0200 | [diff] [blame] | 29 | /* |
| 30 | * This code can configure those two Crucial SODIMM's: |
| 31 | * |
| 32 | * Crucial CT6464AC667.4FE - 512MB SO-DIMM (single rank) |
| 33 | * Crucial CT6464AC667.8FB - 512MB SO-DIMM (dual rank) |
| 34 | * |
| 35 | */ |
| 36 | |
| 37 | #define TEST_ADDR 0x10000000 |
| 38 | #define TEST_MAGIC 0x11223344 |
| 39 | |
Stefan Roese | 0b86db7 | 2008-03-03 17:27:02 +0100 | [diff] [blame] | 40 | static void wait_init_complete(void) |
| 41 | { |
| 42 | u32 val; |
| 43 | |
| 44 | do { |
| 45 | mfsdram(SDRAM_MCSTAT, val); |
| 46 | } while (!(val & 0x80000000)); |
| 47 | } |
| 48 | |
Stefan Roese | 7240299 | 2009-07-28 15:12:04 +0200 | [diff] [blame] | 49 | static void ddr_start(void) |
| 50 | { |
| 51 | mtsdram(SDRAM_MCOPT2, 0x28000000); |
| 52 | wait_init_complete(); |
| 53 | } |
| 54 | |
| 55 | static void ddr_init_common(void) |
Stefan Roese | 0b86db7 | 2008-03-03 17:27:02 +0100 | [diff] [blame] | 56 | { |
| 57 | /* |
| 58 | * Reset the DDR-SDRAM controller. |
| 59 | */ |
Stefan Roese | 95ca5fa | 2010-09-11 09:31:43 +0200 | [diff] [blame] | 60 | mtsdr(SDR0_SRST, SDR0_SRST0_DMC); |
Stefan Roese | 0b86db7 | 2008-03-03 17:27:02 +0100 | [diff] [blame] | 61 | mtsdr(SDR0_SRST, 0x00000000); |
| 62 | |
| 63 | /* |
| 64 | * These values are cloned from a running NOR booting |
| 65 | * Canyonlands with SPD-DDR2 detection and calibration |
| 66 | * enabled. This will only work for the same memory |
| 67 | * configuration as used here: |
| 68 | * |
Stefan Roese | 0b86db7 | 2008-03-03 17:27:02 +0100 | [diff] [blame] | 69 | */ |
| 70 | mtsdram(SDRAM_MCOPT2, 0x00000000); |
Stefan Roese | 0b86db7 | 2008-03-03 17:27:02 +0100 | [diff] [blame] | 71 | mtsdram(SDRAM_MODT0, 0x01000000); |
Stefan Roese | 0b86db7 | 2008-03-03 17:27:02 +0100 | [diff] [blame] | 72 | mtsdram(SDRAM_WRDTR, 0x82000823); |
| 73 | mtsdram(SDRAM_CLKTR, 0x40000000); |
| 74 | mtsdram(SDRAM_MB0CF, 0x00000201); |
| 75 | mtsdram(SDRAM_RTR, 0x06180000); |
| 76 | mtsdram(SDRAM_SDTR1, 0x80201000); |
| 77 | mtsdram(SDRAM_SDTR2, 0x42103243); |
Stefan Roese | be0d713 | 2008-04-30 14:51:36 +0200 | [diff] [blame] | 78 | mtsdram(SDRAM_SDTR3, 0x0A0D0D16); |
Stefan Roese | 0b86db7 | 2008-03-03 17:27:02 +0100 | [diff] [blame] | 79 | mtsdram(SDRAM_MMODE, 0x00000632); |
| 80 | mtsdram(SDRAM_MEMODE, 0x00000040); |
| 81 | mtsdram(SDRAM_INITPLR0, 0xB5380000); |
| 82 | mtsdram(SDRAM_INITPLR1, 0x82100400); |
| 83 | mtsdram(SDRAM_INITPLR2, 0x80820000); |
| 84 | mtsdram(SDRAM_INITPLR3, 0x80830000); |
| 85 | mtsdram(SDRAM_INITPLR4, 0x80810040); |
| 86 | mtsdram(SDRAM_INITPLR5, 0x80800532); |
| 87 | mtsdram(SDRAM_INITPLR6, 0x82100400); |
| 88 | mtsdram(SDRAM_INITPLR7, 0x8A080000); |
| 89 | mtsdram(SDRAM_INITPLR8, 0x8A080000); |
| 90 | mtsdram(SDRAM_INITPLR9, 0x8A080000); |
| 91 | mtsdram(SDRAM_INITPLR10, 0x8A080000); |
| 92 | mtsdram(SDRAM_INITPLR11, 0x80000432); |
| 93 | mtsdram(SDRAM_INITPLR12, 0x808103C0); |
| 94 | mtsdram(SDRAM_INITPLR13, 0x80810040); |
Stefan Roese | 7240299 | 2009-07-28 15:12:04 +0200 | [diff] [blame] | 95 | mtsdram(SDRAM_RDCC, 0x40000000); |
| 96 | mtsdram(SDRAM_RQDC, 0x80000038); |
| 97 | mtsdram(SDRAM_RFDC, 0x00000257); |
Stefan Roese | 0b86db7 | 2008-03-03 17:27:02 +0100 | [diff] [blame] | 98 | |
Stefan Roese | be0d713 | 2008-04-30 14:51:36 +0200 | [diff] [blame] | 99 | mtdcr(SDRAM_R0BAS, 0x0000F800); /* MQ0_B0BAS */ |
Stefan Roese | 7240299 | 2009-07-28 15:12:04 +0200 | [diff] [blame] | 100 | } |
Stefan Roese | 0b86db7 | 2008-03-03 17:27:02 +0100 | [diff] [blame] | 101 | |
Stefan Roese | 7240299 | 2009-07-28 15:12:04 +0200 | [diff] [blame] | 102 | phys_size_t initdram(int board_type) |
| 103 | { |
| 104 | /* |
| 105 | * First try init for this module: |
| 106 | * |
| 107 | * Crucial CT6464AC667.8FB - 512MB SO-DIMM (dual rank) |
| 108 | */ |
| 109 | |
| 110 | ddr_init_common(); |
| 111 | |
| 112 | /* |
| 113 | * Crucial CT6464AC667.8FB - 512MB SO-DIMM |
| 114 | */ |
| 115 | mtdcr(SDRAM_R0BAS, 0x0000F800); |
| 116 | mtdcr(SDRAM_R1BAS, 0x0400F800); |
| 117 | mtsdram(SDRAM_MCOPT1, 0x05122000); |
| 118 | mtsdram(SDRAM_CODT, 0x02800021); |
| 119 | mtsdram(SDRAM_MB1CF, 0x00000201); |
| 120 | |
| 121 | ddr_start(); |
| 122 | |
| 123 | /* |
| 124 | * Now test if the dual-ranked module is really installed |
| 125 | * by checking an address in the upper 256MByte region |
| 126 | */ |
| 127 | out_be32((void *)TEST_ADDR, TEST_MAGIC); |
| 128 | if (in_be32((void *)TEST_ADDR) != TEST_MAGIC) { |
| 129 | /* |
| 130 | * The test failed, so we assume that the single |
| 131 | * ranked module is installed: |
| 132 | * |
| 133 | * Crucial CT6464AC667.4FE - 512MB SO-DIMM (single rank) |
| 134 | */ |
| 135 | |
| 136 | ddr_init_common(); |
| 137 | |
| 138 | mtdcr(SDRAM_R0BAS, 0x0000F000); |
| 139 | mtsdram(SDRAM_MCOPT1, 0x05322000); |
| 140 | mtsdram(SDRAM_CODT, 0x00800021); |
| 141 | |
| 142 | ddr_start(); |
| 143 | } |
Stefan Roese | 0b86db7 | 2008-03-03 17:27:02 +0100 | [diff] [blame] | 144 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 145 | return CONFIG_SYS_MBYTES_SDRAM << 20; |
Stefan Roese | 0b86db7 | 2008-03-03 17:27:02 +0100 | [diff] [blame] | 146 | } |