blob: 0b4dfb8e73f1df0bc839dd8e2ca8893f48524aa6 [file] [log] [blame]
Marian Balakowicz49d0eee2006-06-30 16:30:46 +02001/*
2 * (C) Copyright 2004 Paul Reynolds <PaulReynolds@lhsolutions.com>
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/************************************************************************
24 * 1 january 2005 Alain Saurel <asaurel@amcc.com>
25 * Adapted to current Das U-Boot source
26 ***********************************************************************/
27/************************************************************************
28 * yucca.h - configuration for AMCC 440SPe Ref (yucca)
29 ***********************************************************************/
30
31#ifndef __CONFIG_H
32#define __CONFIG_H
33
Marian Balakowicz49d0eee2006-06-30 16:30:46 +020034/*-----------------------------------------------------------------------
35 * High Level Configuration Options
36 *----------------------------------------------------------------------*/
37#define CONFIG_4xx 1 /* ... PPC4xx family */
38#define CONFIG_440 1 /* ... PPC440 family */
39#define CONFIG_440SPE 1 /* Specifc SPe support */
Stefan Roese97251f92010-04-09 14:03:59 +020040#define CONFIG_440SPE_REVA 1 /* Support old Rev A. */
Marian Balakowicz49d0eee2006-06-30 16:30:46 +020041#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
Marian Balakowicz49d0eee2006-06-30 16:30:46 +020042#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
43#define EXTCLK_33_33 33333333
44#define EXTCLK_66_66 66666666
45#define EXTCLK_50 50000000
46#define EXTCLK_83 83333333
47
Stefan Roesecfe58022008-06-06 15:55:21 +020048/*
49 * Include common defines/options for all AMCC eval boards
50 */
51#define CONFIG_HOSTNAME yucca
52#include "amcc-common.h"
53
Stefan Roese511b61d2007-03-08 10:10:18 +010054#define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
Marian Balakowicz49d0eee2006-06-30 16:30:46 +020055#undef CONFIG_SHOW_BOOT_PROGRESS
56#undef CONFIG_STRESS
Stefan Roese511b61d2007-03-08 10:10:18 +010057
Marian Balakowicz49d0eee2006-06-30 16:30:46 +020058/*-----------------------------------------------------------------------
59 * Base addresses -- Note these are effective addresses where the
60 * actual resources get mapped (not physical addresses)
61 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020062#define CONFIG_SYS_FLASH_BASE 0xfff00000 /* start of FLASH */
63#define CONFIG_SYS_PERIPHERAL_BASE 0xa0000000 /* internal peripherals */
64#define CONFIG_SYS_ISRAM_BASE 0x90000000 /* internal SRAM */
Marian Balakowicz49d0eee2006-06-30 16:30:46 +020065
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
67#define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
68#define CONFIG_SYS_PCI_TARGBASE CONFIG_SYS_PCI_MEMBASE
Rafal Jaworowskia2e7ef02006-08-10 12:43:17 +020069
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_SYS_PCIE_MEMBASE 0xb0000000 /* mapped PCIe memory */
71#define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* smallest incr for PCIe port */
72#define CONFIG_SYS_PCIE_BASE 0xe0000000 /* PCIe UTL regs */
Marian Balakowicz49d0eee2006-06-30 16:30:46 +020073
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020074#define CONFIG_SYS_PCIE0_CFGBASE 0xc0000000
75#define CONFIG_SYS_PCIE1_CFGBASE 0xc1000000
76#define CONFIG_SYS_PCIE2_CFGBASE 0xc2000000
77#define CONFIG_SYS_PCIE0_XCFGBASE 0xc3000000
78#define CONFIG_SYS_PCIE1_XCFGBASE 0xc3001000
79#define CONFIG_SYS_PCIE2_XCFGBASE 0xc3002000
Rafal Jaworowskia2e7ef02006-08-10 12:43:17 +020080
Stefan Roese7a41bde2007-10-05 09:18:23 +020081/* base address of inbound PCIe window */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_PCIE_INBOUND_BASE 0x0000000400000000ULL
Stefan Roese7a41bde2007-10-05 09:18:23 +020083
Marian Balakowicz9aa6d722006-07-04 00:55:47 +020084/* System RAM mapped to PCI space */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_PCI_SYS_MEM_BUS CONFIG_SYS_SDRAM_BASE
86#define CONFIG_PCI_SYS_MEM_PHYS CONFIG_SYS_SDRAM_BASE
Marian Balakowicz9aa6d722006-07-04 00:55:47 +020087#define CONFIG_PCI_SYS_MEM_SIZE (1024 * 1024 * 1024)
88
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_FPGA_BASE 0xe2000000 /* epld */
90#define CONFIG_SYS_OPER_FLASH 0xe7000000 /* SRAM - OPER Flash */
Marian Balakowicz49d0eee2006-06-30 16:30:46 +020091
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092/* #define CONFIG_SYS_NVRAM_BASE_ADDR 0x08000000 */
Marian Balakowicz49d0eee2006-06-30 16:30:46 +020093/*-----------------------------------------------------------------------
94 * Initial RAM & stack pointer (placed in internal SRAM)
95 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_TEMP_STACK_OCM 1
97#define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE
98#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */
99#define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in RAM */
100#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200101
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
103#define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
104#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_POST_WORD_ADDR
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200105
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200106/*-----------------------------------------------------------------------
107 * Serial Port
108 *----------------------------------------------------------------------*/
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200109#undef CONFIG_UART1_CONSOLE
110
111#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#undef CONFIG_SYS_EXT_SERIAL_CLOCK
113/* #define CONFIG_SYS_EXT_SERIAL_CLOCK (1843200 * 6) */ /* Ext clk @ 11.059 MHz */
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200114
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200115/*-----------------------------------------------------------------------
116 * DDR SDRAM
117 *----------------------------------------------------------------------*/
Stefan Roese511b61d2007-03-08 10:10:18 +0100118#define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
119#define SPD_EEPROM_ADDRESS {0x53, 0x52} /* SPD i2c spd addresses*/
Stefan Roese7e3b46b2007-03-31 08:48:36 +0200120#define CONFIG_DDR_ECC 1 /* with ECC support */
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200121
122/*-----------------------------------------------------------------------
123 * I2C
124 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200126
127#define IIC0_BOOTPROM_ADDR 0x50
128#define IIC0_ALT_BOOTPROM_ADDR 0x54
129
130/* Don't probe these addrs */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_I2C_NOPROBES {0x50, 0x52, 0x53, 0x54}
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200132
Jon Loeliger03bfcb92007-07-04 22:33:46 -0500133/* #if defined(CONFIG_CMD_EEPROM) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134/* #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 */ /* I2C boot EEPROM */
135#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200136/* #endif */
137
138/*-----------------------------------------------------------------------
139 * Environment
140 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141/* #define CONFIG_SYS_NVRAM_SIZE (0x2000 - 8) */ /* NVRAM size(8k)- RTC regs */
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200142
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +0200143#undef CONFIG_ENV_IS_IN_NVRAM /* ... not in NVRAM */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200144#define CONFIG_ENV_IS_IN_FLASH 1 /* Environment uses flash */
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200145#undef CONFIG_ENV_IS_IN_EEPROM /* ... not in EEPROM */
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200146#define CONFIG_ENV_OVERWRITE 1
147
Stefan Roesecfe58022008-06-06 15:55:21 +0200148/*
149 * Default environment variables
150 */
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200151#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roesecfe58022008-06-06 15:55:21 +0200152 CONFIG_AMCC_DEF_ENV \
153 CONFIG_AMCC_DEF_ENV_PPC \
154 CONFIG_AMCC_DEF_ENV_NOR_UPD \
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200155 "kernel_addr=E7F10000\0" \
156 "ramdisk_addr=E7F20000\0" \
Grzegorz Bernacki833e43b2007-09-07 18:35:37 +0200157 "pciconfighost=1\0" \
Stefan Roese89bac402007-10-13 16:43:23 +0200158 "pcie_mode=RP:EP:EP\0" \
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200159 ""
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200160
Jon Loeliger03bfcb92007-07-04 22:33:46 -0500161/*
Stefan Roesecfe58022008-06-06 15:55:21 +0200162 * Commands additional to the ones defined in amcc-common.h
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500163 */
Jon Loeliger03bfcb92007-07-04 22:33:46 -0500164#define CONFIG_CMD_PCI
Jon Loeliger03bfcb92007-07-04 22:33:46 -0500165#define CONFIG_CMD_SDRAM
166
Stefan Roese511b61d2007-03-08 10:10:18 +0100167#define CONFIG_IBM_EMAC4_V4 1
Wolfgang Denk6ebe59a2006-07-05 10:42:14 +0200168#define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
169#define CONFIG_HAS_ETH0
170#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
171#define CONFIG_PHY_RESET_DELAY 1000
172#define CONFIG_CIS8201_PHY 1 /* Enable 'special' RGMII mode for Cicada phy */
173#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Stefan Roeseb0ff2142006-08-07 14:33:32 +0200174
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200175/*-----------------------------------------------------------------------
176 * FLASH related
177 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_MAX_FLASH_BANKS 3 /* number of banks */
179#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200180
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#undef CONFIG_SYS_FLASH_CHECKSUM
182#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
183#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200184
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_FLASH_ADDR0 0x5555
186#define CONFIG_SYS_FLASH_ADDR1 0x2aaa
187#define CONFIG_SYS_FLASH_WORD_SIZE unsigned char
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200188
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_FLASH_2ND_16BIT_DEV 1 /* evb440SPe has 8 and 16bit device */
190#define CONFIG_SYS_FLASH_2ND_ADDR 0xe7c00000 /* evb440SPe has 8 and 16bit device*/
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200191
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200192#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200193#define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
194#define CONFIG_ENV_ADDR 0xfffa0000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195/* #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE) */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200196#define CONFIG_ENV_SIZE 0x10000 /* Size of Environment vars */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200197#endif /* CONFIG_ENV_IS_IN_FLASH */
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200198/*-----------------------------------------------------------------------
199 * PCI stuff
200 *-----------------------------------------------------------------------
201 */
202/* General PCI */
203#define CONFIG_PCI /* include pci support */
204#define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
Marian Balakowicz11b8c432006-07-03 23:42:36 +0200205#define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
Grzegorz Bernacki833e43b2007-09-07 18:35:37 +0200206#define CONFIG_PCI_CONFIG_HOST_BRIDGE
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200207
208/* Board-specific PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
210#undef CONFIG_SYS_PCI_MASTER_INIT
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200211
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
213#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
214/* #define CONFIG_SYS_PCI_SUBSYS_ID CONFIG_SYS_PCI_SUBSYS_DEVICEID */
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200215
216/*
217 * NETWORK Support (PCI):
218 */
219/* Support for Intel 82557/82559/82559ER chips. */
220#define CONFIG_EEPRO100
Rafal Jaworowskia2e7ef02006-08-10 12:43:17 +0200221
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200222/* FB Divisor selection */
223#define FPGA_FB_DIV_6 6
224#define FPGA_FB_DIV_10 10
225#define FPGA_FB_DIV_12 12
226#define FPGA_FB_DIV_20 20
227
228/* VCO Divisor selection */
229#define FPGA_VCO_DIV_4 4
230#define FPGA_VCO_DIV_6 6
231#define FPGA_VCO_DIV_8 8
232#define FPGA_VCO_DIV_10 10
233
234/*----------------------------------------------------------------------------+
235| FPGA registers and bit definitions
236+----------------------------------------------------------------------------*/
237/* PowerPC 440SPe Board FPGA is reached with physical address 0x1 E2000000. */
238/* TLB initialization makes it correspond to logical address 0xE2000000. */
239/* => Done init_chip.s in bootlib */
240#define FPGA_REG_BASE_ADDR 0xE2000000
241#define FPGA_GPIO_BASE_ADDR 0xE2010000
242#define FPGA_INT_BASE_ADDR 0xE2020000
243
244/*----------------------------------------------------------------------------+
245| Display
246+----------------------------------------------------------------------------*/
247#define PPC440SPE_DISPLAY FPGA_REG_BASE_ADDR
248
249#define PPC440SPE_DISPLAY_D8 (FPGA_REG_BASE_ADDR+0x06)
250#define PPC440SPE_DISPLAY_D4 (FPGA_REG_BASE_ADDR+0x04)
251#define PPC440SPE_DISPLAY_D2 (FPGA_REG_BASE_ADDR+0x02)
252#define PPC440SPE_DISPLAY_D1 (FPGA_REG_BASE_ADDR+0x00)
253/*define WRITE_DISPLAY_DIGIT(n) IOREG8(FPGA_REG_BASE_ADDR + (2*n))*/
254/*#define IOREG8(addr) *((volatile unsigned char *)(addr))*/
255
256/*----------------------------------------------------------------------------+
257| ethernet/reset/boot Register 1
258+----------------------------------------------------------------------------*/
259#define FPGA_REG10 (FPGA_REG_BASE_ADDR+0x10)
260
261#define FPGA_REG10_10MHZ_ENABLE 0x8000
262#define FPGA_REG10_100MHZ_ENABLE 0x4000
263#define FPGA_REG10_GIGABIT_ENABLE 0x2000
264#define FPGA_REG10_FULL_DUPLEX 0x1000 /* force Full Duplex*/
265#define FPGA_REG10_RESET_ETH 0x0800
266#define FPGA_REG10_AUTO_NEG_DIS 0x0400
267#define FPGA_REG10_INTP_ETH 0x0200
268
269#define FPGA_REG10_RESET_HISR 0x0080
270#define FPGA_REG10_ENABLE_DISPLAY 0x0040
271#define FPGA_REG10_RESET_SDRAM 0x0020
272#define FPGA_REG10_OPER_BOOT 0x0010
273#define FPGA_REG10_SRAM_BOOT 0x0008
274#define FPGA_REG10_SMALL_BOOT 0x0004
275#define FPGA_REG10_FORCE_COLA 0x0002
276#define FPGA_REG10_COLA_MANUAL 0x0001
277
278#define FPGA_REG10_SDRAM_ENABLE 0x0020
279
280#define FPGA_REG10_ENET_ENCODE2(n) ((((unsigned long)(n))&0x0F)<<4) /*from ocotea ?*/
281#define FPGA_REG10_ENET_DECODE2(n) ((((unsigned long)(n))>>4)&0x0F) /*from ocotea ?*/
282
283/*----------------------------------------------------------------------------+
284| MUX control
285+----------------------------------------------------------------------------*/
286#define FPGA_REG12 (FPGA_REG_BASE_ADDR+0x12)
287
288#define FPGA_REG12_EBC_CTL 0x8000
289#define FPGA_REG12_UART1_CTS_RTS 0x4000
290#define FPGA_REG12_UART0_RX_ENABLE 0x2000
291#define FPGA_REG12_UART1_RX_ENABLE 0x1000
292#define FPGA_REG12_UART2_RX_ENABLE 0x0800
293#define FPGA_REG12_EBC_OUT_ENABLE 0x0400
294#define FPGA_REG12_GPIO0_OUT_ENABLE 0x0200
295#define FPGA_REG12_GPIO1_OUT_ENABLE 0x0100
296#define FPGA_REG12_GPIO_SELECT 0x0010
297#define FPGA_REG12_GPIO_CHREG 0x0008
298#define FPGA_REG12_GPIO_CLK_CHREG 0x0004
299#define FPGA_REG12_GPIO_OETRI 0x0002
300#define FPGA_REG12_EBC_ERROR 0x0001
301
302/*----------------------------------------------------------------------------+
303| PCI Clock control
304+----------------------------------------------------------------------------*/
305#define FPGA_REG16 (FPGA_REG_BASE_ADDR+0x16)
306
307#define FPGA_REG16_PCI_CLK_CTL0 0x8000
308#define FPGA_REG16_PCI_CLK_CTL1 0x4000
309#define FPGA_REG16_PCI_CLK_CTL2 0x2000
310#define FPGA_REG16_PCI_CLK_CTL3 0x1000
311#define FPGA_REG16_PCI_CLK_CTL4 0x0800
312#define FPGA_REG16_PCI_CLK_CTL5 0x0400
313#define FPGA_REG16_PCI_CLK_CTL6 0x0200
314#define FPGA_REG16_PCI_CLK_CTL7 0x0100
315#define FPGA_REG16_PCI_CLK_CTL8 0x0080
316#define FPGA_REG16_PCI_CLK_CTL9 0x0040
317#define FPGA_REG16_PCI_EXT_ARB0 0x0020
318#define FPGA_REG16_PCI_MODE_1 0x0010
319#define FPGA_REG16_PCI_TARGET_MODE 0x0008
320#define FPGA_REG16_PCI_INTP_MODE 0x0004
321
322/* FB1 Divisor selection */
323#define FPGA_REG16_FB2_DIV_MASK 0x1000
324#define FPGA_REG16_FB2_DIV_LOW 0x0000
325#define FPGA_REG16_FB2_DIV_HIGH 0x1000
326/* FB2 Divisor selection */
327/* S3 switch on Board */
328#define FPGA_REG16_FB1_DIV_MASK 0x2000
329#define FPGA_REG16_FB1_DIV_LOW 0x0000
330#define FPGA_REG16_FB1_DIV_HIGH 0x2000
331/* PCI0 Clock Selection */
332/* S3 switch on Board */
333#define FPGA_REG16_PCI0_CLK_MASK 0x0c00
334#define FPGA_REG16_PCI0_CLK_33_33 0x0000
335#define FPGA_REG16_PCI0_CLK_66_66 0x0800
336#define FPGA_REG16_PCI0_CLK_100 0x0400
337#define FPGA_REG16_PCI0_CLK_133_33 0x0c00
338/* VCO Divisor selection */
339/* S3 switch on Board */
340#define FPGA_REG16_VCO_DIV_MASK 0xc000
341#define FPGA_REG16_VCO_DIV_4 0x0000
342#define FPGA_REG16_VCO_DIV_8 0x4000
343#define FPGA_REG16_VCO_DIV_6 0x8000
344#define FPGA_REG16_VCO_DIV_10 0xc000
345/* Master Clock Selection */
346/* S3, S4 switches on Board */
347#define FPGA_REG16_MASTER_CLK_MASK 0x01c0
348#define FPGA_REG16_MASTER_CLK_EXT 0x0000
349#define FPGA_REG16_MASTER_CLK_66_66 0x0040
350#define FPGA_REG16_MASTER_CLK_50 0x0080
351#define FPGA_REG16_MASTER_CLK_33_33 0x00c0
352#define FPGA_REG16_MASTER_CLK_25 0x0100
353
354/*----------------------------------------------------------------------------+
355| PCI Miscellaneous
356+----------------------------------------------------------------------------*/
357#define FPGA_REG18 (FPGA_REG_BASE_ADDR+0x18)
358
359#define FPGA_REG18_PCI_PRSNT1 0x8000
360#define FPGA_REG18_PCI_PRSNT2 0x4000
361#define FPGA_REG18_PCI_INTA 0x2000
362#define FPGA_REG18_PCI_SLOT0_INTP 0x1000
363#define FPGA_REG18_PCI_SLOT1_INTP 0x0800
364#define FPGA_REG18_PCI_SLOT2_INTP 0x0400
365#define FPGA_REG18_PCI_SLOT3_INTP 0x0200
366#define FPGA_REG18_PCI_PCI0_VC 0x0100
367#define FPGA_REG18_PCI_PCI0_VTH1 0x0080
368#define FPGA_REG18_PCI_PCI0_VTH2 0x0040
369#define FPGA_REG18_PCI_PCI0_VTH3 0x0020
370
371/*----------------------------------------------------------------------------+
372| PCIe Miscellaneous
373+----------------------------------------------------------------------------*/
374#define FPGA_REG1A (FPGA_REG_BASE_ADDR+0x1A)
375
376#define FPGA_REG1A_PE0_GLED 0x8000
377#define FPGA_REG1A_PE1_GLED 0x4000
378#define FPGA_REG1A_PE2_GLED 0x2000
379#define FPGA_REG1A_PE0_YLED 0x1000
380#define FPGA_REG1A_PE1_YLED 0x0800
381#define FPGA_REG1A_PE2_YLED 0x0400
382#define FPGA_REG1A_PE0_PWRON 0x0200
383#define FPGA_REG1A_PE1_PWRON 0x0100
384#define FPGA_REG1A_PE2_PWRON 0x0080
385#define FPGA_REG1A_PE0_REFCLK_ENABLE 0x0040
386#define FPGA_REG1A_PE1_REFCLK_ENABLE 0x0020
387#define FPGA_REG1A_PE2_REFCLK_ENABLE 0x0010
388#define FPGA_REG1A_PE_SPREAD0 0x0008
389#define FPGA_REG1A_PE_SPREAD1 0x0004
390#define FPGA_REG1A_PE_SELSOURCE_0 0x0002
391#define FPGA_REG1A_PE_SELSOURCE_1 0x0001
392
Stefan Roesee53b5cd2009-10-29 15:04:35 +0100393#define FPGA_REG1A_GLED_ENCODE(n) (FPGA_REG1A_PE0_GLED >> (n))
394#define FPGA_REG1A_YLED_ENCODE(n) (FPGA_REG1A_PE0_YLED >> (n))
395#define FPGA_REG1A_PWRON_ENCODE(n) (FPGA_REG1A_PE0_PWRON >> (n))
396#define FPGA_REG1A_REFCLK_ENCODE(n) (FPGA_REG1A_PE0_REFCLK_ENABLE >> (n))
397
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200398/*----------------------------------------------------------------------------+
399| PCIe Miscellaneous
400+----------------------------------------------------------------------------*/
401#define FPGA_REG1C (FPGA_REG_BASE_ADDR+0x1C)
402
403#define FPGA_REG1C_PE0_ROOTPOINT 0x8000
404#define FPGA_REG1C_PE1_ENDPOINT 0x4000
405#define FPGA_REG1C_PE2_ENDPOINT 0x2000
406#define FPGA_REG1C_PE0_PRSNT 0x1000
407#define FPGA_REG1C_PE1_PRSNT 0x0800
408#define FPGA_REG1C_PE2_PRSNT 0x0400
409#define FPGA_REG1C_PE0_WAKE 0x0080
410#define FPGA_REG1C_PE1_WAKE 0x0040
411#define FPGA_REG1C_PE2_WAKE 0x0020
412#define FPGA_REG1C_PE0_PERST 0x0010
Rafal Jaworowskia2e7ef02006-08-10 12:43:17 +0200413#define FPGA_REG1C_PE1_PERST 0x0008
414#define FPGA_REG1C_PE2_PERST 0x0004
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200415
Stefan Roesee53b5cd2009-10-29 15:04:35 +0100416#define FPGA_REG1C_ROOTPOINT_ENCODE(n) (FPGA_REG1C_PE0_ROOTPOINT >> (n))
417#define FPGA_REG1C_PERST_ENCODE(n) (FPGA_REG1C_PE0_PERST >> (n))
418
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200419/*----------------------------------------------------------------------------+
420| Defines
421+----------------------------------------------------------------------------*/
422#define PERIOD_133_33MHZ 7500 /* 7,5ns */
423#define PERIOD_100_00MHZ 10000 /* 10ns */
424#define PERIOD_83_33MHZ 12000 /* 12ns */
425#define PERIOD_75_00MHZ 13333 /* 13,333ns */
426#define PERIOD_66_66MHZ 15000 /* 15ns */
427#define PERIOD_50_00MHZ 20000 /* 20ns */
428#define PERIOD_33_33MHZ 30000 /* 30ns */
429#define PERIOD_25_00MHZ 40000 /* 40ns */
430
Marian Balakowicz49d0eee2006-06-30 16:30:46 +0200431#endif /* __CONFIG_H */