blob: 7ad2432a775be623cfac0cfd62e325544c6c8052 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sun03017032015-03-20 19:28:23 -07002/*
Yangbo Lubb32e682021-06-03 10:51:19 +08003 * Copyright 2017, 2019-2021 NXP
York Sun03017032015-03-20 19:28:23 -07004 * Copyright 2015 Freescale Semiconductor
York Sun03017032015-03-20 19:28:23 -07005 */
6
7#ifndef __LS2_QDS_H
8#define __LS2_QDS_H
9
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053010#include "ls2080a_common.h"
York Sun03017032015-03-20 19:28:23 -070011
Yuan Yao5a89cce2016-06-08 18:24:54 +080012#ifdef CONFIG_FSL_QSPI
Tom Rini6a5dccc2022-11-16 13:10:41 -050013#define CFG_SYS_I2C_IFDR_DIV 0x7e
Yuan Yao5a89cce2016-06-08 18:24:54 +080014#endif
15
Tom Rini6a5dccc2022-11-16 13:10:41 -050016#define CFG_SYS_I2C_FPGA_ADDR 0x66
Tom Rini8c70baa2021-12-14 13:36:40 -050017#define COUNTER_FREQUENCY_REAL (get_board_sys_clk()/4)
York Sun03017032015-03-20 19:28:23 -070018
York Sun03017032015-03-20 19:28:23 -070019#define SPD_EEPROM_ADDRESS1 0x51
20#define SPD_EEPROM_ADDRESS2 0x52
21#define SPD_EEPROM_ADDRESS3 0x53
22#define SPD_EEPROM_ADDRESS4 0x54
23#define SPD_EEPROM_ADDRESS5 0x55
24#define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
25#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
York Sun03017032015-03-20 19:28:23 -070026
Tom Rini6a5dccc2022-11-16 13:10:41 -050027#define CFG_SYS_NOR0_CSPR_EXT (0x0)
Tom Rini7b577ba2022-11-16 13:10:25 -050028#define CFG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
29#define CFG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
York Sun03017032015-03-20 19:28:23 -070030
Tom Rini6a5dccc2022-11-16 13:10:41 -050031#define CFG_SYS_NOR0_CSPR \
32 (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS) | \
York Sun03017032015-03-20 19:28:23 -070033 CSPR_PORT_SIZE_16 | \
34 CSPR_MSEL_NOR | \
35 CSPR_V)
Tom Rini6a5dccc2022-11-16 13:10:41 -050036#define CFG_SYS_NOR0_CSPR_EARLY \
37 (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS_EARLY) | \
York Sun03017032015-03-20 19:28:23 -070038 CSPR_PORT_SIZE_16 | \
39 CSPR_MSEL_NOR | \
40 CSPR_V)
Tom Rini6a5dccc2022-11-16 13:10:41 -050041#define CFG_SYS_NOR1_CSPR \
42 (CSPR_PHYS_ADDR(CFG_SYS_FLASH1_BASE_PHYS) | \
York Sun03017032015-03-20 19:28:23 -070043 CSPR_PORT_SIZE_16 | \
44 CSPR_MSEL_NOR | \
45 CSPR_V)
Tom Rini6a5dccc2022-11-16 13:10:41 -050046#define CFG_SYS_NOR1_CSPR_EARLY \
47 (CSPR_PHYS_ADDR(CFG_SYS_FLASH1_BASE_PHYS_EARLY) | \
York Sun03017032015-03-20 19:28:23 -070048 CSPR_PORT_SIZE_16 | \
49 CSPR_MSEL_NOR | \
50 CSPR_V)
Tom Rini7b577ba2022-11-16 13:10:25 -050051#define CFG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
52#define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
York Sun03017032015-03-20 19:28:23 -070053 FTIM0_NOR_TEADC(0x5) | \
54 FTIM0_NOR_TEAHC(0x5))
Tom Rini7b577ba2022-11-16 13:10:25 -050055#define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
York Sun03017032015-03-20 19:28:23 -070056 FTIM1_NOR_TRAD_NOR(0x1a) |\
57 FTIM1_NOR_TSEQRAD_NOR(0x13))
Tom Rini7b577ba2022-11-16 13:10:25 -050058#define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
York Sun03017032015-03-20 19:28:23 -070059 FTIM2_NOR_TCH(0x4) | \
60 FTIM2_NOR_TWPH(0x0E) | \
61 FTIM2_NOR_TWP(0x1c))
Tom Rini7b577ba2022-11-16 13:10:25 -050062#define CFG_SYS_NOR_FTIM3 0x04000000
Tom Rini6a5dccc2022-11-16 13:10:41 -050063#define CFG_SYS_IFC_CCR 0x01000000
York Sun03017032015-03-20 19:28:23 -070064
Masahiro Yamada8cea9b52017-02-11 22:43:54 +090065#ifdef CONFIG_MTD_NOR_FLASH
Tom Rini6a5dccc2022-11-16 13:10:41 -050066#define CFG_SYS_FLASH_BANKS_LIST { CFG_SYS_FLASH_BASE,\
67 CFG_SYS_FLASH_BASE + 0x40000000}
York Sun03017032015-03-20 19:28:23 -070068#endif
69
Tom Rinib4213492022-11-12 17:36:51 -050070#define CFG_SYS_NAND_CSPR_EXT (0x0)
71#define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
York Sun03017032015-03-20 19:28:23 -070072 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
73 | CSPR_MSEL_NAND /* MSEL = NAND */ \
74 | CSPR_V)
Tom Rinib4213492022-11-12 17:36:51 -050075#define CFG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
York Sun03017032015-03-20 19:28:23 -070076
Tom Rinib4213492022-11-12 17:36:51 -050077#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
York Sun03017032015-03-20 19:28:23 -070078 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
79 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
80 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
81 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
82 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
83 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
84
York Sun03017032015-03-20 19:28:23 -070085/* ONFI NAND Flash mode0 Timing Params */
Tom Rinib4213492022-11-12 17:36:51 -050086#define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
York Sun03017032015-03-20 19:28:23 -070087 FTIM0_NAND_TWP(0x18) | \
88 FTIM0_NAND_TWCHT(0x07) | \
89 FTIM0_NAND_TWH(0x0a))
Tom Rinib4213492022-11-12 17:36:51 -050090#define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
York Sun03017032015-03-20 19:28:23 -070091 FTIM1_NAND_TWBE(0x39) | \
92 FTIM1_NAND_TRR(0x0e) | \
93 FTIM1_NAND_TRP(0x18))
Tom Rinib4213492022-11-12 17:36:51 -050094#define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
York Sun03017032015-03-20 19:28:23 -070095 FTIM2_NAND_TREH(0x0a) | \
96 FTIM2_NAND_TWHRE(0x1e))
Tom Rinib4213492022-11-12 17:36:51 -050097#define CFG_SYS_NAND_FTIM3 0x0
York Sun03017032015-03-20 19:28:23 -070098
Tom Rinib4213492022-11-12 17:36:51 -050099#define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
York Sun03017032015-03-20 19:28:23 -0700100
York Sun03017032015-03-20 19:28:23 -0700101#define QIXIS_LBMAP_SWITCH 0x06
102#define QIXIS_LBMAP_MASK 0x0f
103#define QIXIS_LBMAP_SHIFT 0
104#define QIXIS_LBMAP_DFLTBANK 0x00
105#define QIXIS_LBMAP_ALTBANK 0x04
Scott Wood8e728cd2015-03-24 13:25:02 -0700106#define QIXIS_LBMAP_NAND 0x09
Santan Kumar1afa9002017-05-05 15:42:29 +0530107#define QIXIS_LBMAP_SD 0x00
Yuan Yao331c87c2016-06-08 18:25:00 +0800108#define QIXIS_LBMAP_QSPI 0x0f
York Sun03017032015-03-20 19:28:23 -0700109#define QIXIS_RST_CTL_RESET 0x31
110#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
111#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
112#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Scott Wood8e728cd2015-03-24 13:25:02 -0700113#define QIXIS_RCW_SRC_NAND 0x107
Santan Kumar1afa9002017-05-05 15:42:29 +0530114#define QIXIS_RCW_SRC_SD 0x40
Yuan Yao331c87c2016-06-08 18:25:00 +0800115#define QIXIS_RCW_SRC_QSPI 0x62
York Sun03017032015-03-20 19:28:23 -0700116#define QIXIS_RST_FORCE_MEM 0x01
117
Tom Rini6a5dccc2022-11-16 13:10:41 -0500118#define CFG_SYS_CSPR3_EXT (0x0)
119#define CFG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
York Sun03017032015-03-20 19:28:23 -0700120 | CSPR_PORT_SIZE_8 \
121 | CSPR_MSEL_GPCM \
122 | CSPR_V)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500123#define CFG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
York Sun03017032015-03-20 19:28:23 -0700124 | CSPR_PORT_SIZE_8 \
125 | CSPR_MSEL_GPCM \
126 | CSPR_V)
127
Tom Rini6a5dccc2022-11-16 13:10:41 -0500128#define CFG_SYS_AMASK3 IFC_AMASK(64*1024)
129#define CFG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
York Sun03017032015-03-20 19:28:23 -0700130/* QIXIS Timing parameters for IFC CS3 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500131#define CFG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
York Sun03017032015-03-20 19:28:23 -0700132 FTIM0_GPCM_TEADC(0x0e) | \
133 FTIM0_GPCM_TEAHC(0x0e))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500134#define CFG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
York Sun03017032015-03-20 19:28:23 -0700135 FTIM1_GPCM_TRAD(0x3f))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500136#define CFG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
York Sun03017032015-03-20 19:28:23 -0700137 FTIM2_GPCM_TCH(0xf) | \
138 FTIM2_GPCM_TWP(0x3E))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500139#define CFG_SYS_CS3_FTIM3 0x0
York Sun03017032015-03-20 19:28:23 -0700140
Santan Kumar99136482017-05-05 15:42:28 +0530141#if defined(CONFIG_SPL)
142#if defined(CONFIG_NAND_BOOT)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500143#define CFG_SYS_CSPR1_EXT CFG_SYS_NOR0_CSPR_EXT
144#define CFG_SYS_CSPR1 CFG_SYS_NOR0_CSPR_EARLY
145#define CFG_SYS_CSPR1_FINAL CFG_SYS_NOR0_CSPR
146#define CFG_SYS_AMASK1 CFG_SYS_NOR_AMASK
147#define CFG_SYS_CSOR1 CFG_SYS_NOR_CSOR
148#define CFG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0
149#define CFG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1
150#define CFG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2
151#define CFG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3
152#define CFG_SYS_CSPR2_EXT CFG_SYS_NOR0_CSPR_EXT
153#define CFG_SYS_CSPR2 CFG_SYS_NOR1_CSPR_EARLY
154#define CFG_SYS_CSPR2_FINAL CFG_SYS_NOR1_CSPR
155#define CFG_SYS_AMASK2 CFG_SYS_NOR_AMASK_EARLY
156#define CFG_SYS_AMASK2_FINAL CFG_SYS_NOR_AMASK
157#define CFG_SYS_CSOR2 CFG_SYS_NOR_CSOR
158#define CFG_SYS_CS2_FTIM0 CFG_SYS_NOR_FTIM0
159#define CFG_SYS_CS2_FTIM1 CFG_SYS_NOR_FTIM1
160#define CFG_SYS_CS2_FTIM2 CFG_SYS_NOR_FTIM2
161#define CFG_SYS_CS2_FTIM3 CFG_SYS_NOR_FTIM3
162#define CFG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT
163#define CFG_SYS_CSPR0 CFG_SYS_NAND_CSPR
164#define CFG_SYS_AMASK0 CFG_SYS_NAND_AMASK
165#define CFG_SYS_CSOR0 CFG_SYS_NAND_CSOR
166#define CFG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
167#define CFG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
168#define CFG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
169#define CFG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
Scott Wood8e728cd2015-03-24 13:25:02 -0700170
Tom Rinib4213492022-11-12 17:36:51 -0500171#define CFG_SYS_NAND_U_BOOT_SIZE (640 * 1024)
Santan Kumar99136482017-05-05 15:42:28 +0530172#endif
Scott Wood8e728cd2015-03-24 13:25:02 -0700173#else
Tom Rini6a5dccc2022-11-16 13:10:41 -0500174#define CFG_SYS_CSPR0_EXT CFG_SYS_NOR0_CSPR_EXT
175#define CFG_SYS_CSPR0 CFG_SYS_NOR0_CSPR_EARLY
176#define CFG_SYS_CSPR0_FINAL CFG_SYS_NOR0_CSPR
177#define CFG_SYS_AMASK0 CFG_SYS_NOR_AMASK
178#define CFG_SYS_CSOR0 CFG_SYS_NOR_CSOR
179#define CFG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
180#define CFG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
181#define CFG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
182#define CFG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
183#define CFG_SYS_CSPR1_EXT CFG_SYS_NOR0_CSPR_EXT
184#define CFG_SYS_CSPR1 CFG_SYS_NOR1_CSPR_EARLY
185#define CFG_SYS_CSPR1_FINAL CFG_SYS_NOR1_CSPR
186#define CFG_SYS_AMASK1 CFG_SYS_NOR_AMASK_EARLY
187#define CFG_SYS_AMASK1_FINAL CFG_SYS_NOR_AMASK
188#define CFG_SYS_CSOR1 CFG_SYS_NOR_CSOR
189#define CFG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0
190#define CFG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1
191#define CFG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2
192#define CFG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3
193#define CFG_SYS_CSPR2_EXT CFG_SYS_NAND_CSPR_EXT
194#define CFG_SYS_CSPR2 CFG_SYS_NAND_CSPR
195#define CFG_SYS_AMASK2 CFG_SYS_NAND_AMASK
196#define CFG_SYS_CSOR2 CFG_SYS_NAND_CSOR
197#define CFG_SYS_CS2_FTIM0 CFG_SYS_NAND_FTIM0
198#define CFG_SYS_CS2_FTIM1 CFG_SYS_NAND_FTIM1
199#define CFG_SYS_CS2_FTIM2 CFG_SYS_NAND_FTIM2
200#define CFG_SYS_CS2_FTIM3 CFG_SYS_NAND_FTIM3
Yuan Yao331c87c2016-06-08 18:25:00 +0800201#endif
Scott Wood8e728cd2015-03-24 13:25:02 -0700202
Tom Rini6a5dccc2022-11-16 13:10:41 -0500203#define CFG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
York Sun03017032015-03-20 19:28:23 -0700204
205/*
206 * I2C
207 */
208#define I2C_MUX_PCA_ADDR 0x77
209#define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
210
211/* I2C bus multiplexer */
212#define I2C_MUX_CH_DEFAULT 0x8
213
Haikun Wang9547c5d2015-07-03 16:51:34 +0800214/* SPI */
Yuan Yao6fc42b02016-06-08 18:24:55 +0800215
Yuan Yao86f42d72016-06-08 18:24:57 +0800216/*
217 * Verify QSPI when boot from NAND, QIXIS brdcfg9 need configure.
218 * If boot from on-board NAND, ISO1 = 1, ISO2 = 0, IBOOT = 0
219 * If boot from IFCCard NAND, ISO1 = 0, ISO2 = 0, IBOOT = 1
220 */
221#define FSL_QIXIS_BRDCFG9_QSPI 0x1
Yuan Yao6fc42b02016-06-08 18:24:55 +0800222
York Sun03017032015-03-20 19:28:23 -0700223/*
224 * RTC configuration
225 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500226#define CFG_SYS_I2C_RTC_ADDR 0x68
York Sun03017032015-03-20 19:28:23 -0700227
York Sun03017032015-03-20 19:28:23 -0700228/* Initial environment variables */
Tom Rinic9edebe2022-12-04 10:03:50 -0500229#undef CFG_EXTRA_ENV_SETTINGS
Udit Agarwal22ec2382019-11-07 16:11:32 +0000230#ifdef CONFIG_NXP_ESBC
Tom Rinic9edebe2022-12-04 10:03:50 -0500231#define CFG_EXTRA_ENV_SETTINGS \
York Sun03017032015-03-20 19:28:23 -0700232 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
233 "loadaddr=0x80100000\0" \
234 "kernel_addr=0x100000\0" \
235 "ramdisk_addr=0x800000\0" \
236 "ramdisk_size=0x2000000\0" \
237 "fdt_high=0xa0000000\0" \
238 "initrd_high=0xffffffffffffffff\0" \
Udit Agarwald11fed72017-05-02 17:43:57 +0530239 "kernel_start=0x581000000\0" \
York Sun03017032015-03-20 19:28:23 -0700240 "kernel_load=0xa0000000\0" \
Prabhakar Kushwahaae193f92016-02-03 17:03:51 +0530241 "kernel_size=0x2800000\0" \
Santan Kumar0a946f42017-02-06 14:18:12 +0530242 "mcmemsize=0x40000000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000243 "mcinitcmd=esbc_validate 0x580640000;" \
244 "esbc_validate 0x580680000;" \
Udit Agarwald11fed72017-05-02 17:43:57 +0530245 "fsl_mc start mc 0x580a00000" \
246 " 0x580e00000 \0"
Rajesh Bhagatfb0c2f32018-12-27 04:38:01 +0000247#else
248#ifdef CONFIG_TFABOOT
249#define SD_MC_INIT_CMD \
Priyanka Jainb20a9c72021-07-19 14:54:25 +0530250 "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
Wasim Khan2260b3e2019-06-10 10:17:27 +0000251 "mmc read 0x80e00000 0x7000 0x800;" \
252 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Rajesh Bhagatfb0c2f32018-12-27 04:38:01 +0000253#define IFC_MC_INIT_CMD \
254 "fsl_mc start mc 0x580a00000" \
255 " 0x580e00000 \0"
Tom Rinic9edebe2022-12-04 10:03:50 -0500256#define CFG_EXTRA_ENV_SETTINGS \
Rajesh Bhagatfb0c2f32018-12-27 04:38:01 +0000257 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
258 "loadaddr=0x80100000\0" \
259 "loadaddr_sd=0x90100000\0" \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000260 "kernel_addr=0x581000000\0" \
261 "kernel_addr_sd=0x8000\0" \
Rajesh Bhagatfb0c2f32018-12-27 04:38:01 +0000262 "ramdisk_addr=0x800000\0" \
263 "ramdisk_size=0x2000000\0" \
264 "fdt_high=0xa0000000\0" \
265 "initrd_high=0xffffffffffffffff\0" \
266 "kernel_start=0x581000000\0" \
267 "kernel_start_sd=0x8000\0" \
268 "kernel_load=0xa0000000\0" \
269 "kernel_size=0x2800000\0" \
270 "kernel_size_sd=0x14000\0" \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000271 "load_addr=0xa0000000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000272 "kernelheader_addr=0x580600000\0" \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000273 "kernelheader_addr_r=0x80200000\0" \
274 "kernelheader_size=0x40000\0" \
275 "BOARD=ls2088aqds\0" \
276 "mcmemsize=0x70000000 \0" \
Biwen Li35c82d62020-03-19 20:01:07 +0800277 "scriptaddr=0x80000000\0" \
278 "scripthdraddr=0x80080000\0" \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000279 IFC_MC_INIT_CMD \
Biwen Li35c82d62020-03-19 20:01:07 +0800280 BOOTENV \
281 "boot_scripts=ls2088aqds_boot.scr\0" \
282 "boot_script_hdr=hdr_ls2088aqds_bs.out\0" \
283 "scan_dev_for_boot_part=" \
284 "part list ${devtype} ${devnum} devplist; " \
285 "env exists devplist || setenv devplist 1; " \
286 "for distro_bootpart in ${devplist}; do " \
287 "if fstype ${devtype} " \
288 "${devnum}:${distro_bootpart} " \
289 "bootfstype; then " \
290 "run scan_dev_for_boot; " \
291 "fi; " \
292 "done\0" \
293 "boot_a_script=" \
294 "load ${devtype} ${devnum}:${distro_bootpart} " \
295 "${scriptaddr} ${prefix}${script}; " \
296 "env exists secureboot && load ${devtype} " \
297 "${devnum}:${distro_bootpart} " \
298 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
299 "&& esbc_validate ${scripthdraddr};" \
300 "source ${scriptaddr}\0" \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000301 "nor_bootcmd=echo Trying load from nor..;" \
302 "cp.b $kernel_addr $load_addr " \
303 "$kernel_size ; env exists secureboot && " \
304 "cp.b $kernelheader_addr $kernelheader_addr_r " \
305 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
306 "bootm $load_addr#$BOARD\0" \
307 "sd_bootcmd=echo Trying load from SD ..;" \
308 "mmcinfo; mmc read $load_addr " \
309 "$kernel_addr_sd $kernel_size_sd && " \
310 "bootm $load_addr#$BOARD\0"
Santan Kumar1afa9002017-05-05 15:42:29 +0530311#elif defined(CONFIG_SD_BOOT)
Tom Rinic9edebe2022-12-04 10:03:50 -0500312#define CFG_EXTRA_ENV_SETTINGS \
Santan Kumar1afa9002017-05-05 15:42:29 +0530313 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
314 "loadaddr=0x90100000\0" \
315 "kernel_addr=0x800\0" \
316 "ramdisk_addr=0x800000\0" \
317 "ramdisk_size=0x2000000\0" \
318 "fdt_high=0xa0000000\0" \
319 "initrd_high=0xffffffffffffffff\0" \
320 "kernel_start=0x8000\0" \
321 "kernel_load=0xa0000000\0" \
322 "kernel_size=0x14000\0" \
Priyanka Jainb20a9c72021-07-19 14:54:25 +0530323 "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
324 "mmc read 0x80e00000 0x7000 0x800;" \
325 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Santan Kumar1afa9002017-05-05 15:42:29 +0530326 "mcmemsize=0x70000000 \0"
Udit Agarwal18583432017-01-06 15:58:57 +0530327#else
Tom Rinic9edebe2022-12-04 10:03:50 -0500328#define CFG_EXTRA_ENV_SETTINGS \
Udit Agarwal18583432017-01-06 15:58:57 +0530329 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
330 "loadaddr=0x80100000\0" \
331 "kernel_addr=0x100000\0" \
332 "ramdisk_addr=0x800000\0" \
333 "ramdisk_size=0x2000000\0" \
334 "fdt_high=0xa0000000\0" \
335 "initrd_high=0xffffffffffffffff\0" \
Santan Kumar0f0173d2017-04-28 12:47:24 +0530336 "kernel_start=0x581000000\0" \
Udit Agarwal18583432017-01-06 15:58:57 +0530337 "kernel_load=0xa0000000\0" \
338 "kernel_size=0x2800000\0" \
Santan Kumar0a946f42017-02-06 14:18:12 +0530339 "mcmemsize=0x40000000\0" \
Santan Kumar0f0173d2017-04-28 12:47:24 +0530340 "mcinitcmd=fsl_mc start mc 0x580a00000" \
341 " 0x580e00000 \0"
Rajesh Bhagatfb0c2f32018-12-27 04:38:01 +0000342#endif /* CONFIG_TFABOOT */
Udit Agarwal22ec2382019-11-07 16:11:32 +0000343#endif /* CONFIG_NXP_ESBC */
Udit Agarwal18583432017-01-06 15:58:57 +0530344
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000345#ifdef CONFIG_TFABOOT
Biwen Li35c82d62020-03-19 20:01:07 +0800346#define BOOT_TARGET_DEVICES(func) \
347 func(USB, usb, 0) \
348 func(MMC, mmc, 0) \
349 func(SCSI, scsi, 0) \
350 func(DHCP, dhcp, na)
351#include <config_distro_bootcmd.h>
352
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000353#define SD_BOOTCOMMAND \
354 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000355 "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000356 "&& esbc_validate $load_addr; " \
357 "env exists mcinitcmd && run mcinitcmd " \
Wasim Khan2260b3e2019-06-10 10:17:27 +0000358 "&& mmc read 0x80d00000 0x6800 0x800 " \
359 "&& fsl_mc lazyapply dpl 0x80d00000; " \
Biwen Li35c82d62020-03-19 20:01:07 +0800360 "run distro_bootcmd;run sd_bootcmd; " \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000361 "env exists secureboot && esbc_halt;"
362
363#define IFC_NOR_BOOTCOMMAND \
364 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000365 "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000366 "&& fsl_mc lazyapply dpl 0x580d00000;" \
Biwen Li35c82d62020-03-19 20:01:07 +0800367 "run distro_bootcmd;run nor_bootcmd; " \
Wasim Khanfcfe0af2019-06-10 10:17:25 +0000368 "env exists secureboot && esbc_halt;"
369#endif
370
Tom Rini1e57cbb2022-06-10 22:59:38 -0400371#if defined(CONFIG_FSL_MC_ENET)
Prabhakar Kushwahac158fad2015-03-20 19:28:26 -0700372#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
373#define SGMII_CARD_PORT2_PHY_ADDR 0x1d
374#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
375#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
376
Prabhakar Kushwaha35f93f62015-08-07 18:01:51 +0530377#define XQSGMII_CARD_PHY1_PORT0_ADDR 0x0
378#define XQSGMII_CARD_PHY1_PORT1_ADDR 0x1
379#define XQSGMII_CARD_PHY1_PORT2_ADDR 0x2
380#define XQSGMII_CARD_PHY1_PORT3_ADDR 0x3
381#define XQSGMII_CARD_PHY2_PORT0_ADDR 0x4
382#define XQSGMII_CARD_PHY2_PORT1_ADDR 0x5
383#define XQSGMII_CARD_PHY2_PORT2_ADDR 0x6
384#define XQSGMII_CARD_PHY2_PORT3_ADDR 0x7
385#define XQSGMII_CARD_PHY3_PORT0_ADDR 0x8
386#define XQSGMII_CARD_PHY3_PORT1_ADDR 0x9
387#define XQSGMII_CARD_PHY3_PORT2_ADDR 0xa
388#define XQSGMII_CARD_PHY3_PORT3_ADDR 0xb
389#define XQSGMII_CARD_PHY4_PORT0_ADDR 0xc
390#define XQSGMII_CARD_PHY4_PORT1_ADDR 0xd
391#define XQSGMII_CARD_PHY4_PORT2_ADDR 0xe
392#define XQSGMII_CARD_PHY4_PORT3_ADDR 0xf
393
Prabhakar Kushwahac158fad2015-03-20 19:28:26 -0700394#endif
395
Saksham Jainc0c38d22016-03-23 16:24:35 +0530396#include <asm/fsl_secure_boot.h>
397
York Sun03017032015-03-20 19:28:23 -0700398#endif /* __LS2_QDS_H */