blob: fd5c6ced79563ed9567686bd3ff583d11571b4b1 [file] [log] [blame]
Michal Simek4b066a12018-08-22 14:55:27 +02001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * (C) Copyright 2014 - 2018 Xilinx, Inc.
Michal Simeka8c94362023-07-10 14:35:49 +02004 * Michal Simek <michal.simek@amd.com>
Michal Simek4b066a12018-08-22 14:55:27 +02005 */
6
Algapally Santosh Sagar3c351b22023-01-19 22:36:16 -07007#include <command.h>
Simon Glassafb02152019-12-28 10:45:01 -07008#include <cpu_func.h>
Simon Glassed38aef2020-05-10 11:40:03 -06009#include <env.h>
Michal Simek4b066a12018-08-22 14:55:27 +020010#include <fdtdec.h>
Simon Glassa7b51302019-11-14 12:57:46 -070011#include <init.h>
Ashok Reddy Somafb6b3cd2021-02-23 08:07:46 -070012#include <env_internal.h>
Simon Glass0f2af882020-05-10 11:40:05 -060013#include <log.h>
Michal Simek4b066a12018-08-22 14:55:27 +020014#include <malloc.h>
Michal Simek444a70e2024-10-25 13:56:08 +020015#include <memalign.h>
16#include <mmc.h>
Simon Glass495a5dc2019-11-14 12:57:30 -070017#include <time.h>
Simon Glass274e0b02020-05-10 11:39:56 -060018#include <asm/cache.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060019#include <asm/global_data.h>
Michal Simek4b066a12018-08-22 14:55:27 +020020#include <asm/io.h>
21#include <asm/arch/hardware.h>
Michal Simek21eb5cc2019-04-29 09:39:09 -070022#include <asm/arch/sys_proto.h>
Michal Simek444a70e2024-10-25 13:56:08 +020023#include <linux/sizes.h>
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +053024#include <dm/device.h>
25#include <dm/uclass.h>
Siva Durga Prasad Paladugub7398972019-08-05 15:54:59 +053026#include <versalpl.h>
Michal Simek705d44a2020-03-31 12:39:37 +020027#include "../common/board.h"
Michal Simek4b066a12018-08-22 14:55:27 +020028
29DECLARE_GLOBAL_DATA_PTR;
30
Siva Durga Prasad Paladugub7398972019-08-05 15:54:59 +053031#if defined(CONFIG_FPGA_VERSALPL)
Oleksandr Suvorovdae95a42022-07-22 17:16:04 +030032static xilinx_desc versalpl = {
33 xilinx_versal, csu_dma, 1, &versal_op, 0, &versal_op, NULL,
34 FPGA_LEGACY
35};
Siva Durga Prasad Paladugub7398972019-08-05 15:54:59 +053036#endif
37
Michal Simek4b066a12018-08-22 14:55:27 +020038int board_init(void)
39{
40 printf("EL Level:\tEL%d\n", current_el());
41
Siva Durga Prasad Paladugub7398972019-08-05 15:54:59 +053042#if defined(CONFIG_FPGA_VERSALPL)
43 fpga_init();
44 fpga_add(fpga_xilinx, &versalpl);
45#endif
46
Michal Simek394ee242020-08-03 13:01:45 +020047 if (CONFIG_IS_ENABLED(DM_I2C) && CONFIG_IS_ENABLED(I2C_EEPROM))
48 xilinx_read_eeprom();
49
Michal Simek4b066a12018-08-22 14:55:27 +020050 return 0;
51}
52
53int board_early_init_r(void)
54{
Michal Simek19f6c972019-01-28 11:08:00 +010055 u32 val;
Michal Simek4b066a12018-08-22 14:55:27 +020056
Michal Simek19f6c972019-01-28 11:08:00 +010057 if (current_el() != 3)
58 return 0;
Michal Simek4b066a12018-08-22 14:55:27 +020059
Michal Simekf56f7d12019-01-28 11:12:41 +010060 debug("iou_switch ctrl div0 %x\n",
61 readl(&crlapb_base->iou_switch_ctrl));
62
Michal Simek19f6c972019-01-28 11:08:00 +010063 writel(IOU_SWITCH_CTRL_CLKACT_BIT |
Michal Simekf56f7d12019-01-28 11:12:41 +010064 (CONFIG_IOU_SWITCH_DIVISOR0 << IOU_SWITCH_CTRL_DIVISOR0_SHIFT),
Michal Simek19f6c972019-01-28 11:08:00 +010065 &crlapb_base->iou_switch_ctrl);
Michal Simek4b066a12018-08-22 14:55:27 +020066
Michal Simek19f6c972019-01-28 11:08:00 +010067 /* Global timer init - Program time stamp reference clk */
68 val = readl(&crlapb_base->timestamp_ref_ctrl);
69 val |= CRL_APB_TIMESTAMP_REF_CTRL_CLKACT_BIT;
70 writel(val, &crlapb_base->timestamp_ref_ctrl);
Michal Simek4b066a12018-08-22 14:55:27 +020071
Michal Simek19f6c972019-01-28 11:08:00 +010072 debug("ref ctrl 0x%x\n",
73 readl(&crlapb_base->timestamp_ref_ctrl));
Michal Simek4b066a12018-08-22 14:55:27 +020074
Michal Simek19f6c972019-01-28 11:08:00 +010075 /* Clear reset of timestamp reg */
76 writel(0, &crlapb_base->rst_timestamp);
Michal Simek4b066a12018-08-22 14:55:27 +020077
Michal Simek19f6c972019-01-28 11:08:00 +010078 /*
79 * Program freq register in System counter and
80 * enable system counter.
81 */
Peng Fan4b3a1822022-04-13 17:47:17 +080082 writel(CONFIG_COUNTER_FREQUENCY,
Michal Simek19f6c972019-01-28 11:08:00 +010083 &iou_scntr_secure->base_frequency_id_register);
Michal Simek4b066a12018-08-22 14:55:27 +020084
Michal Simek19f6c972019-01-28 11:08:00 +010085 debug("counter val 0x%x\n",
86 readl(&iou_scntr_secure->base_frequency_id_register));
87
88 writel(IOU_SCNTRS_CONTROL_EN,
89 &iou_scntr_secure->counter_control_register);
Michal Simek4b066a12018-08-22 14:55:27 +020090
Michal Simek19f6c972019-01-28 11:08:00 +010091 debug("scntrs control 0x%x\n",
92 readl(&iou_scntr_secure->counter_control_register));
93 debug("timer 0x%llx\n", get_ticks());
94 debug("timer 0x%llx\n", get_ticks());
Michal Simek4b066a12018-08-22 14:55:27 +020095
96 return 0;
97}
98
Ashok Reddy Soma6c191052022-05-05 23:53:45 -060099unsigned long do_go_exec(ulong (*entry)(int, char * const []), int argc,
100 char *const argv[])
101{
102 int ret = 0;
103
104 if (current_el() > 1) {
105 smp_kick_all_cpus();
106 dcache_disable();
107 armv8_switch_to_el1(0x0, 0, 0, 0, (unsigned long)entry,
108 ES_TO_AARCH64);
109 } else {
110 printf("FAIL: current EL is not above EL1\n");
111 ret = EINVAL;
112 }
113 return ret;
114}
115
Michal Simek9c91e612020-04-08 11:04:41 +0200116static u8 versal_get_bootmode(void)
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530117{
Michal Simek9c91e612020-04-08 11:04:41 +0200118 u8 bootmode;
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530119 u32 reg = 0;
Michal Simek9c91e612020-04-08 11:04:41 +0200120
121 reg = readl(&crp_base->boot_mode_usr);
122
123 if (reg >> BOOT_MODE_ALT_SHIFT)
124 reg >>= BOOT_MODE_ALT_SHIFT;
125
126 bootmode = reg & BOOT_MODES_MASK;
127
128 return bootmode;
129}
130
Michal Simekb1634762023-09-05 13:30:07 +0200131static int boot_targets_setup(void)
Michal Simek9c91e612020-04-08 11:04:41 +0200132{
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530133 u8 bootmode;
134 struct udevice *dev;
135 int bootseq = -1;
136 int bootseq_len = 0;
137 int env_targets_len = 0;
Venkatesh Yadav Abbarapue5dd04a2023-09-04 08:50:34 +0530138 const char *mode = NULL;
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530139 char *new_targets;
140 char *env_targets;
141
Michal Simek9c91e612020-04-08 11:04:41 +0200142 bootmode = versal_get_bootmode();
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530143
144 puts("Bootmode: ");
145 switch (bootmode) {
T Karthik Reddyfacca9a2019-07-11 16:07:57 +0530146 case USB_MODE:
147 puts("USB_MODE\n");
T Karthik Reddy1104faf2021-03-30 23:24:57 -0600148 mode = "usb_dfu0 usb_dfu1";
T Karthik Reddyfacca9a2019-07-11 16:07:57 +0530149 break;
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530150 case JTAG_MODE:
151 puts("JTAG_MODE\n");
Siva Durga Prasad Paladugu00784e02019-06-25 17:13:14 +0530152 mode = "jtag pxe dhcp";
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530153 break;
154 case QSPI_MODE_24BIT:
155 puts("QSPI_MODE_24\n");
Venkatesh Yadav Abbarapubf6e0412024-05-10 08:22:38 +0200156 if (uclass_get_device_by_name(UCLASS_SPI,
157 "spi@f1030000", &dev)) {
158 debug("QSPI driver for QSPI device is not present\n");
159 break;
160 }
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530161 mode = "xspi0";
162 break;
163 case QSPI_MODE_32BIT:
164 puts("QSPI_MODE_32\n");
Venkatesh Yadav Abbarapubf6e0412024-05-10 08:22:38 +0200165 if (uclass_get_device_by_name(UCLASS_SPI,
166 "spi@f1030000", &dev)) {
167 debug("QSPI driver for QSPI device is not present\n");
168 break;
169 }
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530170 mode = "xspi0";
171 break;
172 case OSPI_MODE:
173 puts("OSPI_MODE\n");
Venkatesh Yadav Abbarapubf6e0412024-05-10 08:22:38 +0200174 if (uclass_get_device_by_name(UCLASS_SPI,
175 "spi@f1010000", &dev)) {
176 debug("OSPI driver for OSPI device is not present\n");
177 break;
178 }
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530179 mode = "xspi0";
180 break;
181 case EMMC_MODE:
182 puts("EMMC_MODE\n");
T Karthik Reddybc2b9642019-12-16 04:44:26 -0700183 if (uclass_get_device_by_name(UCLASS_MMC,
T Karthik Reddya12445f2021-11-18 12:57:20 +0100184 "mmc@f1050000", &dev) &&
185 uclass_get_device_by_name(UCLASS_MMC,
T Karthik Reddybc2b9642019-12-16 04:44:26 -0700186 "sdhci@f1050000", &dev)) {
Venkatesh Yadav Abbarapue5dd04a2023-09-04 08:50:34 +0530187 debug("SD1 driver for SD1 device is not present\n");
188 break;
T Karthik Reddybc2b9642019-12-16 04:44:26 -0700189 }
Simon Glass75e534b2020-12-16 21:20:07 -0700190 debug("mmc1 device found at %p, seq %d\n", dev, dev_seq(dev));
T Karthik Reddybc2b9642019-12-16 04:44:26 -0700191 mode = "mmc";
Simon Glass75e534b2020-12-16 21:20:07 -0700192 bootseq = dev_seq(dev);
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530193 break;
Polak, Leszekcddfc132023-10-08 14:34:42 +0000194 case SELECTMAP_MODE:
195 puts("SELECTMAP_MODE\n");
196 break;
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530197 case SD_MODE:
198 puts("SD_MODE\n");
199 if (uclass_get_device_by_name(UCLASS_MMC,
T Karthik Reddya12445f2021-11-18 12:57:20 +0100200 "mmc@f1040000", &dev) &&
201 uclass_get_device_by_name(UCLASS_MMC,
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530202 "sdhci@f1040000", &dev)) {
Venkatesh Yadav Abbarapue5dd04a2023-09-04 08:50:34 +0530203 debug("SD0 driver for SD0 device is not present\n");
204 break;
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530205 }
Simon Glass75e534b2020-12-16 21:20:07 -0700206 debug("mmc0 device found at %p, seq %d\n", dev, dev_seq(dev));
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530207
208 mode = "mmc";
Simon Glass75e534b2020-12-16 21:20:07 -0700209 bootseq = dev_seq(dev);
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530210 break;
211 case SD1_LSHFT_MODE:
212 puts("LVL_SHFT_");
213 /* fall through */
214 case SD_MODE1:
215 puts("SD_MODE1\n");
216 if (uclass_get_device_by_name(UCLASS_MMC,
T Karthik Reddya12445f2021-11-18 12:57:20 +0100217 "mmc@f1050000", &dev) &&
218 uclass_get_device_by_name(UCLASS_MMC,
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530219 "sdhci@f1050000", &dev)) {
Venkatesh Yadav Abbarapue5dd04a2023-09-04 08:50:34 +0530220 debug("SD1 driver for SD1 device is not present\n");
221 break;
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530222 }
Simon Glass75e534b2020-12-16 21:20:07 -0700223 debug("mmc1 device found at %p, seq %d\n", dev, dev_seq(dev));
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530224
225 mode = "mmc";
Simon Glass75e534b2020-12-16 21:20:07 -0700226 bootseq = dev_seq(dev);
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530227 break;
228 default:
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530229 printf("Invalid Boot Mode:0x%x\n", bootmode);
230 break;
231 }
232
Venkatesh Yadav Abbarapue5dd04a2023-09-04 08:50:34 +0530233 if (mode) {
234 if (bootseq >= 0) {
235 bootseq_len = snprintf(NULL, 0, "%i", bootseq);
236 debug("Bootseq len: %x\n", bootseq_len);
237 }
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530238
Venkatesh Yadav Abbarapue5dd04a2023-09-04 08:50:34 +0530239 /*
240 * One terminating char + one byte for space between mode
241 * and default boot_targets
242 */
243 env_targets = env_get("boot_targets");
244 if (env_targets)
245 env_targets_len = strlen(env_targets);
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530246
Venkatesh Yadav Abbarapue5dd04a2023-09-04 08:50:34 +0530247 new_targets = calloc(1, strlen(mode) + env_targets_len + 2 +
248 bootseq_len);
249 if (!new_targets)
250 return -ENOMEM;
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530251
Venkatesh Yadav Abbarapue5dd04a2023-09-04 08:50:34 +0530252 if (bootseq >= 0)
253 sprintf(new_targets, "%s%x %s", mode, bootseq,
254 env_targets ? env_targets : "");
255 else
256 sprintf(new_targets, "%s %s", mode,
257 env_targets ? env_targets : "");
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530258
Venkatesh Yadav Abbarapue5dd04a2023-09-04 08:50:34 +0530259 env_set("boot_targets", new_targets);
260 }
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530261
Michal Simekb1634762023-09-05 13:30:07 +0200262 return 0;
263}
264
265int board_late_init(void)
266{
267 int ret;
268
269 if (!(gd->flags & GD_FLG_ENV_DEFAULT)) {
270 debug("Saved variables - Skipping\n");
271 return 0;
272 }
273
274 if (!IS_ENABLED(CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG))
275 return 0;
276
277 if (IS_ENABLED(CONFIG_DISTRO_DEFAULTS)) {
278 ret = boot_targets_setup();
279 if (ret)
280 return ret;
281 }
282
Michal Simek705d44a2020-03-31 12:39:37 +0200283 return board_late_init_xilinx();
Siva Durga Prasad Paladugu37c2ff82019-01-31 17:28:14 +0530284}
285
Michal Simek4b066a12018-08-22 14:55:27 +0200286int dram_init_banksize(void)
287{
Michal Simek21eb5cc2019-04-29 09:39:09 -0700288 int ret;
289
290 ret = fdtdec_setup_memory_banksize();
291 if (ret)
292 return ret;
293
294 mem_map_fill();
Michal Simek4b066a12018-08-22 14:55:27 +0200295
296 return 0;
297}
298
299int dram_init(void)
300{
Michal Simek9134d4c2020-07-10 12:42:09 +0200301 if (fdtdec_setup_mem_size_base_lowest() != 0)
Michal Simek4b066a12018-08-22 14:55:27 +0200302 return -EINVAL;
303
304 return 0;
305}
306
Michal Simekc1e98aa2024-10-25 13:56:07 +0200307#if !CONFIG_IS_ENABLED(SYSRESET)
Harald Seiler6f14d5f2020-12-15 16:47:52 +0100308void reset_cpu(void)
Michal Simek4b066a12018-08-22 14:55:27 +0200309{
310}
Michal Simekc1e98aa2024-10-25 13:56:07 +0200311#endif
Ashok Reddy Somafb6b3cd2021-02-23 08:07:46 -0700312
Michal Simekf3a541f2024-03-22 12:43:17 +0100313#if defined(CONFIG_ENV_IS_NOWHERE)
Ashok Reddy Somafb6b3cd2021-02-23 08:07:46 -0700314enum env_location env_get_location(enum env_operation op, int prio)
315{
316 u32 bootmode = versal_get_bootmode();
317
318 if (prio)
319 return ENVL_UNKNOWN;
320
321 switch (bootmode) {
322 case EMMC_MODE:
323 case SD_MODE:
324 case SD1_LSHFT_MODE:
325 case SD_MODE1:
326 if (IS_ENABLED(CONFIG_ENV_IS_IN_FAT))
327 return ENVL_FAT;
328 if (IS_ENABLED(CONFIG_ENV_IS_IN_EXT4))
329 return ENVL_EXT4;
T Karthik Reddy6f8b2052021-11-24 12:16:55 +0100330 return ENVL_NOWHERE;
Ashok Reddy Somafb6b3cd2021-02-23 08:07:46 -0700331 case OSPI_MODE:
332 case QSPI_MODE_24BIT:
333 case QSPI_MODE_32BIT:
334 if (IS_ENABLED(CONFIG_ENV_IS_IN_SPI_FLASH))
335 return ENVL_SPI_FLASH;
T Karthik Reddy6f8b2052021-11-24 12:16:55 +0100336 return ENVL_NOWHERE;
Ashok Reddy Somafb6b3cd2021-02-23 08:07:46 -0700337 case JTAG_MODE:
Polak, Leszekcddfc132023-10-08 14:34:42 +0000338 case SELECTMAP_MODE:
Ashok Reddy Somafb6b3cd2021-02-23 08:07:46 -0700339 default:
340 return ENVL_NOWHERE;
341 }
342}
Michal Simekf3a541f2024-03-22 12:43:17 +0100343#endif
Michal Simek444a70e2024-10-25 13:56:08 +0200344
345#if defined(CONFIG_SET_DFU_ALT_INFO)
346
347#define DFU_ALT_BUF_LEN SZ_1K
348
349void set_dfu_alt_info(char *interface, char *devstr)
350{
351 int bootseq = 0, len = 0;
352 u32 bootmode = versal_get_bootmode();
353
354 ALLOC_CACHE_ALIGN_BUFFER(char, buf, DFU_ALT_BUF_LEN);
355
356 if (env_get("dfu_alt_info"))
357 return;
358
359 memset(buf, 0, sizeof(buf));
360
361 switch (bootmode) {
362 case EMMC_MODE:
363 case SD_MODE:
364 case SD1_LSHFT_MODE:
365 case SD_MODE1:
366 bootseq = mmc_get_env_dev();
367
368 len += snprintf(buf + len, DFU_ALT_BUF_LEN, "mmc %d=boot",
369 bootseq);
370
371 len += snprintf(buf + len, DFU_ALT_BUF_LEN, ".bin fat %d 1",
372 bootseq);
373 break;
374 default:
375 return;
376 }
377
378 env_set("dfu_alt_info", buf);
379 puts("DFU alt info setting: done\n");
380}
381#endif