blob: 04cad48f033acd8a87b438dcd56b631943b912ec [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +08002/*
3 * Copyright 2011 Freescale Semiconductor
Meenakshi Aggarwal74bd4992020-01-23 17:55:10 +05304 * Copyright 2020 NXP
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +08005 * Author: Shengzhou Liu <Shengzhou.Liu@freescale.com>
6 *
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +08007 * This file provides support for the QIXIS of some Freescale reference boards.
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +08008 */
9
Tom Rinidec7ea02024-05-20 13:35:03 -060010#include <config.h>
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +080011#include <command.h>
12#include <asm/io.h>
Tom Rinid5a73852018-01-03 08:57:50 -050013#include <linux/compiler.h>
Prabhakar Kushwahaa98dcc72012-12-23 19:24:47 +000014#include <linux/time.h>
Tom Riniee8ed542025-05-14 16:46:00 -060015#include <linux/string.h>
Prabhakar Kushwaha5af1fe22013-01-23 17:59:37 +000016#include <i2c.h>
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +080017#include "qixis.h"
18
Abhimanyu Sainie94cc3c2016-06-03 18:41:33 +053019#ifndef QIXIS_LBMAP_BRDCFG_REG
20/*
21 * For consistency with existing platforms
22 */
23#define QIXIS_LBMAP_BRDCFG_REG 0x00
24#endif
25
Yuantian Tang66e344a2019-06-19 14:39:28 +080026#ifndef QIXIS_RCFG_CTL_RECONFIG_IDLE
27#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
28#endif
29#ifndef QIXIS_RCFG_CTL_RECONFIG_START
30#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
31#endif
32
Tom Rini6a5dccc2022-11-16 13:10:41 -050033#ifdef CFG_SYS_I2C_FPGA_ADDR
Prabhakar Kushwaha5af1fe22013-01-23 17:59:37 +000034u8 qixis_read_i2c(unsigned int reg)
35{
Igor Opaniukf7c91762021-02-09 13:52:45 +020036#if !CONFIG_IS_ENABLED(DM_I2C)
Tom Rini6a5dccc2022-11-16 13:10:41 -050037 return i2c_reg_read(CFG_SYS_I2C_FPGA_ADDR, reg);
Chuanhua Han37c2c5e2019-07-10 21:00:20 +080038#else
39 struct udevice *dev;
40
Tom Rini6a5dccc2022-11-16 13:10:41 -050041 if (i2c_get_chip_for_busnum(0, CFG_SYS_I2C_FPGA_ADDR, 1, &dev))
Chuanhua Han37c2c5e2019-07-10 21:00:20 +080042 return 0xff;
43
44 return dm_i2c_reg_read(dev, reg);
45#endif
Prabhakar Kushwaha5af1fe22013-01-23 17:59:37 +000046}
47
48void qixis_write_i2c(unsigned int reg, u8 value)
49{
50 u8 val = value;
Igor Opaniukf7c91762021-02-09 13:52:45 +020051#if !CONFIG_IS_ENABLED(DM_I2C)
Tom Rini6a5dccc2022-11-16 13:10:41 -050052 i2c_reg_write(CFG_SYS_I2C_FPGA_ADDR, reg, val);
Chuanhua Han37c2c5e2019-07-10 21:00:20 +080053#else
54 struct udevice *dev;
55
Tom Rini6a5dccc2022-11-16 13:10:41 -050056 if (!i2c_get_chip_for_busnum(0, CFG_SYS_I2C_FPGA_ADDR, 1, &dev))
Chuanhua Han37c2c5e2019-07-10 21:00:20 +080057 dm_i2c_reg_write(dev, reg, val);
58#endif
59
Prabhakar Kushwaha5af1fe22013-01-23 17:59:37 +000060}
61#endif
62
Abhimanyu Saini973a7892016-06-03 18:41:32 +053063#ifdef QIXIS_BASE
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +080064u8 qixis_read(unsigned int reg)
65{
66 void *p = (void *)QIXIS_BASE;
67
68 return in_8(p + reg);
69}
70
71void qixis_write(unsigned int reg, u8 value)
72{
73 void *p = (void *)QIXIS_BASE;
74
75 out_8(p + reg, value);
76}
Abhimanyu Saini973a7892016-06-03 18:41:32 +053077#endif
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +080078
Prabhakar Kushwahaa98dcc72012-12-23 19:24:47 +000079u16 qixis_read_minor(void)
80{
81 u16 minor;
82
83 /* this data is in little endian */
84 QIXIS_WRITE(tagdata, 5);
85 minor = QIXIS_READ(tagdata);
86 QIXIS_WRITE(tagdata, 6);
87 minor += QIXIS_READ(tagdata) << 8;
88
89 return minor;
90}
91
92char *qixis_read_time(char *result)
93{
94 time_t time = 0;
95 int i;
96
97 /* timestamp is in 32-bit big endian */
98 for (i = 8; i <= 11; i++) {
99 QIXIS_WRITE(tagdata, i);
100 time = (time << 8) + QIXIS_READ(tagdata);
101 }
102
103 return ctime_r(&time, result);
104}
105
106char *qixis_read_tag(char *buf)
107{
108 int i;
109 char tag, *ptr = buf;
110
111 for (i = 16; i <= 63; i++) {
112 QIXIS_WRITE(tagdata, i);
113 tag = QIXIS_READ(tagdata);
114 *(ptr++) = tag;
115 if (!tag)
116 break;
117 }
118 if (i > 63)
119 *ptr = '\0';
120
121 return buf;
122}
123
Shaveta Leekha31955b72012-12-23 19:25:35 +0000124/*
125 * return the string of binary of u8 in the format of
126 * 1010 10_0. The masked bit is filled as underscore.
127 */
128const char *byte_to_binary_mask(u8 val, u8 mask, char *buf)
129{
130 char *ptr;
131 int i;
132
133 ptr = buf;
134 for (i = 0x80; i > 0x08 ; i >>= 1, ptr++)
135 *ptr = (val & i) ? '1' : ((mask & i) ? '_' : '0');
136 *(ptr++) = ' ';
137 for (i = 0x08; i > 0 ; i >>= 1, ptr++)
138 *ptr = (val & i) ? '1' : ((mask & i) ? '_' : '0');
139
140 *ptr = '\0';
141
142 return buf;
143}
144
York Sun5e155552013-06-25 11:37:48 -0700145#ifdef QIXIS_RST_FORCE_MEM
146void board_assert_mem_reset(void)
147{
148 u8 rst;
149
150 rst = QIXIS_READ(rst_frc[0]);
151 if (!(rst & QIXIS_RST_FORCE_MEM))
152 QIXIS_WRITE(rst_frc[0], rst | QIXIS_RST_FORCE_MEM);
153}
154
155void board_deassert_mem_reset(void)
156{
157 u8 rst;
158
159 rst = QIXIS_READ(rst_frc[0]);
160 if (rst & QIXIS_RST_FORCE_MEM)
161 QIXIS_WRITE(rst_frc[0], rst & ~QIXIS_RST_FORCE_MEM);
162}
163#endif
164
Simon Glass49c24a82024-09-29 19:49:47 -0600165#ifndef CONFIG_XPL_BUILD
Tom Rinid5a73852018-01-03 08:57:50 -0500166static void qixis_reset(void)
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800167{
Prabhakar Kushwaha8d0412a2012-09-17 17:30:31 +0000168 QIXIS_WRITE(rst_ctl, QIXIS_RST_CTL_RESET);
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800169}
170
Yuantian Tang66e344a2019-06-19 14:39:28 +0800171#ifdef QIXIS_LBMAP_ALTBANK
Tom Rinid5a73852018-01-03 08:57:50 -0500172static void qixis_bank_reset(void)
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800173{
Prabhakar Kushwaha8d0412a2012-09-17 17:30:31 +0000174 QIXIS_WRITE(rcfg_ctl, QIXIS_RCFG_CTL_RECONFIG_IDLE);
175 QIXIS_WRITE(rcfg_ctl, QIXIS_RCFG_CTL_RECONFIG_START);
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800176}
Yuantian Tang66e344a2019-06-19 14:39:28 +0800177#endif
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800178
Scott Woodbfee2e72015-03-20 19:28:29 -0700179static void __maybe_unused set_lbmap(int lbmap)
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800180{
181 u8 reg;
182
Abhimanyu Sainie94cc3c2016-06-03 18:41:33 +0530183 reg = QIXIS_READ(brdcfg[QIXIS_LBMAP_BRDCFG_REG]);
Scott Woodbfee2e72015-03-20 19:28:29 -0700184 reg = (reg & ~QIXIS_LBMAP_MASK) | lbmap;
Abhimanyu Sainie94cc3c2016-06-03 18:41:33 +0530185 QIXIS_WRITE(brdcfg[QIXIS_LBMAP_BRDCFG_REG], reg);
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800186}
187
Scott Woodbfee2e72015-03-20 19:28:29 -0700188static void __maybe_unused set_rcw_src(int rcw_src)
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800189{
Yuantian Tang66e344a2019-06-19 14:39:28 +0800190#ifdef CONFIG_NXP_LSCH3_2
191 QIXIS_WRITE(dutcfg[0], (rcw_src & 0xff));
192#else
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800193 u8 reg;
194
Scott Woodbfee2e72015-03-20 19:28:29 -0700195 reg = QIXIS_READ(dutcfg[1]);
196 reg = (reg & ~1) | (rcw_src & 1);
197 QIXIS_WRITE(dutcfg[1], reg);
198 QIXIS_WRITE(dutcfg[0], (rcw_src >> 1) & 0xff);
Yuantian Tang66e344a2019-06-19 14:39:28 +0800199#endif
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800200}
201
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800202static void qixis_dump_regs(void)
203{
204 int i;
205
206 printf("id = %02x\n", QIXIS_READ(id));
207 printf("arch = %02x\n", QIXIS_READ(arch));
208 printf("scver = %02x\n", QIXIS_READ(scver));
209 printf("model = %02x\n", QIXIS_READ(model));
210 printf("rst_ctl = %02x\n", QIXIS_READ(rst_ctl));
211 printf("aux = %02x\n", QIXIS_READ(aux));
212 for (i = 0; i < 16; i++)
213 printf("brdcfg%02d = %02x\n", i, QIXIS_READ(brdcfg[i]));
214 for (i = 0; i < 16; i++)
215 printf("dutcfg%02d = %02x\n", i, QIXIS_READ(dutcfg[i]));
216 printf("sclk = %02x%02x%02x\n", QIXIS_READ(sclk[0]),
217 QIXIS_READ(sclk[1]), QIXIS_READ(sclk[2]));
218 printf("dclk = %02x%02x%02x\n", QIXIS_READ(dclk[0]),
219 QIXIS_READ(dclk[1]), QIXIS_READ(dclk[2]));
220 printf("aux = %02x\n", QIXIS_READ(aux));
221 printf("watch = %02x\n", QIXIS_READ(watch));
222 printf("ctl_sys = %02x\n", QIXIS_READ(ctl_sys));
223 printf("rcw_ctl = %02x\n", QIXIS_READ(rcw_ctl));
224 printf("present = %02x\n", QIXIS_READ(present));
Shengzhou Liuc82392d2012-10-07 20:21:02 +0000225 printf("present2 = %02x\n", QIXIS_READ(present2));
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800226 printf("clk_spd = %02x\n", QIXIS_READ(clk_spd));
227 printf("stat_dut = %02x\n", QIXIS_READ(stat_dut));
228 printf("stat_sys = %02x\n", QIXIS_READ(stat_sys));
229 printf("stat_alrm = %02x\n", QIXIS_READ(stat_alrm));
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800230}
Shaveta Leekha31955b72012-12-23 19:25:35 +0000231
Tom Rinid5a73852018-01-03 08:57:50 -0500232void __weak qixis_dump_switch(void)
Shaveta Leekha31955b72012-12-23 19:25:35 +0000233{
234 puts("Reverse engineering switch is not implemented for this board\n");
235}
236
Simon Glassed38aef2020-05-10 11:40:03 -0600237static int qixis_reset_cmd(struct cmd_tbl *cmdtp, int flag, int argc,
238 char *const argv[])
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800239{
240 int i;
241
242 if (argc <= 1) {
Scott Woodbfee2e72015-03-20 19:28:29 -0700243 set_lbmap(QIXIS_LBMAP_DFLTBANK);
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800244 qixis_reset();
245 } else if (strcmp(argv[1], "altbank") == 0) {
Yuantian Tang66e344a2019-06-19 14:39:28 +0800246#ifdef QIXIS_LBMAP_ALTBANK
Scott Woodbfee2e72015-03-20 19:28:29 -0700247 set_lbmap(QIXIS_LBMAP_ALTBANK);
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800248 qixis_bank_reset();
Yuantian Tang66e344a2019-06-19 14:39:28 +0800249#else
250 printf("No Altbank!\n");
251#endif
Scott Woodbfee2e72015-03-20 19:28:29 -0700252 } else if (strcmp(argv[1], "nand") == 0) {
253#ifdef QIXIS_LBMAP_NAND
254 QIXIS_WRITE(rst_ctl, 0x30);
255 QIXIS_WRITE(rcfg_ctl, 0);
256 set_lbmap(QIXIS_LBMAP_NAND);
257 set_rcw_src(QIXIS_RCW_SRC_NAND);
Yuantian Tang66e344a2019-06-19 14:39:28 +0800258 QIXIS_WRITE(rcfg_ctl, QIXIS_RCFG_CTL_RECONFIG_IDLE);
259 QIXIS_WRITE(rcfg_ctl, QIXIS_RCFG_CTL_RECONFIG_START);
Scott Woodbfee2e72015-03-20 19:28:29 -0700260#else
261 printf("Not implemented\n");
262#endif
Gong Qianyu28f5cc42015-12-31 18:29:02 +0800263 } else if (strcmp(argv[1], "sd") == 0) {
264#ifdef QIXIS_LBMAP_SD
265 QIXIS_WRITE(rst_ctl, 0x30);
266 QIXIS_WRITE(rcfg_ctl, 0);
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000267#ifdef NON_EXTENDED_DUTCFG
268 QIXIS_WRITE(dutcfg[0], QIXIS_RCW_SRC_SD);
269#else
Gong Qianyu28f5cc42015-12-31 18:29:02 +0800270 set_lbmap(QIXIS_LBMAP_SD);
271 set_rcw_src(QIXIS_RCW_SRC_SD);
Priyanka Jainfd45ca02018-11-28 13:04:27 +0000272#endif
Yuantian Tang66e344a2019-06-19 14:39:28 +0800273 QIXIS_WRITE(rcfg_ctl, QIXIS_RCFG_CTL_RECONFIG_IDLE);
274 QIXIS_WRITE(rcfg_ctl, QIXIS_RCFG_CTL_RECONFIG_START);
Gong Qianyu28f5cc42015-12-31 18:29:02 +0800275#else
276 printf("Not implemented\n");
277#endif
Ashish Kumarb58cdc92018-01-17 12:16:36 +0530278 } else if (strcmp(argv[1], "ifc") == 0) {
279#ifdef QIXIS_LBMAP_IFC
280 QIXIS_WRITE(rst_ctl, 0x30);
281 QIXIS_WRITE(rcfg_ctl, 0);
282 set_lbmap(QIXIS_LBMAP_IFC);
283 set_rcw_src(QIXIS_RCW_SRC_IFC);
Yuantian Tang66e344a2019-06-19 14:39:28 +0800284 QIXIS_WRITE(rcfg_ctl, QIXIS_RCFG_CTL_RECONFIG_IDLE);
285 QIXIS_WRITE(rcfg_ctl, QIXIS_RCFG_CTL_RECONFIG_START);
Ashish Kumarb58cdc92018-01-17 12:16:36 +0530286#else
287 printf("Not implemented\n");
288#endif
289 } else if (strcmp(argv[1], "emmc") == 0) {
290#ifdef QIXIS_LBMAP_EMMC
291 QIXIS_WRITE(rst_ctl, 0x30);
292 QIXIS_WRITE(rcfg_ctl, 0);
Meenakshi Aggarwal74bd4992020-01-23 17:55:10 +0530293#ifndef NON_EXTENDED_DUTCFG
Ashish Kumarb58cdc92018-01-17 12:16:36 +0530294 set_lbmap(QIXIS_LBMAP_EMMC);
Meenakshi Aggarwal74bd4992020-01-23 17:55:10 +0530295#endif
Ashish Kumarb58cdc92018-01-17 12:16:36 +0530296 set_rcw_src(QIXIS_RCW_SRC_EMMC);
Yuantian Tang66e344a2019-06-19 14:39:28 +0800297 QIXIS_WRITE(rcfg_ctl, QIXIS_RCFG_CTL_RECONFIG_IDLE);
298 QIXIS_WRITE(rcfg_ctl, QIXIS_RCFG_CTL_RECONFIG_START);
Ashish Kumarb58cdc92018-01-17 12:16:36 +0530299#else
300 printf("Not implemented\n");
301#endif
Gong Qianyu28f5cc42015-12-31 18:29:02 +0800302 } else if (strcmp(argv[1], "sd_qspi") == 0) {
303#ifdef QIXIS_LBMAP_SD_QSPI
304 QIXIS_WRITE(rst_ctl, 0x30);
305 QIXIS_WRITE(rcfg_ctl, 0);
306 set_lbmap(QIXIS_LBMAP_SD_QSPI);
307 set_rcw_src(QIXIS_RCW_SRC_SD);
Yuantian Tang66e344a2019-06-19 14:39:28 +0800308 qixis_write_i2c(offsetof(struct qixis, rcfg_ctl),
309 QIXIS_RCFG_CTL_RECONFIG_IDLE);
310 qixis_write_i2c(offsetof(struct qixis, rcfg_ctl),
311 QIXIS_RCFG_CTL_RECONFIG_START);
Gong Qianyu28f5cc42015-12-31 18:29:02 +0800312#else
313 printf("Not implemented\n");
314#endif
315 } else if (strcmp(argv[1], "qspi") == 0) {
316#ifdef QIXIS_LBMAP_QSPI
317 QIXIS_WRITE(rst_ctl, 0x30);
318 QIXIS_WRITE(rcfg_ctl, 0);
319 set_lbmap(QIXIS_LBMAP_QSPI);
320 set_rcw_src(QIXIS_RCW_SRC_QSPI);
Yuantian Tang66e344a2019-06-19 14:39:28 +0800321 qixis_write_i2c(offsetof(struct qixis, rcfg_ctl),
322 QIXIS_RCFG_CTL_RECONFIG_IDLE);
323 qixis_write_i2c(offsetof(struct qixis, rcfg_ctl),
324 QIXIS_RCFG_CTL_RECONFIG_START);
Gong Qianyu28f5cc42015-12-31 18:29:02 +0800325#else
326 printf("Not implemented\n");
327#endif
Yuantian Tang3de4d1d2020-06-10 16:13:50 +0800328 } else if (strcmp(argv[1], "xspi") == 0) {
329#ifdef QIXIS_LBMAP_XSPI
330 QIXIS_WRITE(rst_ctl, 0x30);
331 QIXIS_WRITE(rcfg_ctl, 0);
332 set_lbmap(QIXIS_LBMAP_XSPI);
333 set_rcw_src(QIXIS_RCW_SRC_XSPI);
334 qixis_write_i2c(offsetof(struct qixis, rcfg_ctl),
335 QIXIS_RCFG_CTL_RECONFIG_IDLE);
336 qixis_write_i2c(offsetof(struct qixis, rcfg_ctl),
337 QIXIS_RCFG_CTL_RECONFIG_START);
338#else
339 printf("Not implemented\n");
340#endif
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800341 } else if (strcmp(argv[1], "watchdog") == 0) {
342 static char *period[9] = {"2s", "4s", "8s", "16s", "32s",
343 "1min", "2min", "4min", "8min"};
344 u8 rcfg = QIXIS_READ(rcfg_ctl);
345
346 if (argv[2] == NULL) {
347 printf("qixis watchdog <watchdog_period>\n");
348 return 0;
349 }
350 for (i = 0; i < ARRAY_SIZE(period); i++) {
351 if (strcmp(argv[2], period[i]) == 0) {
352 /* disable watchdog */
Prabhakar Kushwaha8d0412a2012-09-17 17:30:31 +0000353 QIXIS_WRITE(rcfg_ctl,
354 rcfg & ~QIXIS_RCFG_CTL_WATCHDOG_ENBLE);
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800355 QIXIS_WRITE(watch, ((i<<2) - 1));
356 QIXIS_WRITE(rcfg_ctl, rcfg);
357 return 0;
358 }
359 }
Shaveta Leekha31955b72012-12-23 19:25:35 +0000360 } else if (strcmp(argv[1], "dump") == 0) {
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800361 qixis_dump_regs();
362 return 0;
Shaveta Leekha31955b72012-12-23 19:25:35 +0000363 } else if (strcmp(argv[1], "switch") == 0) {
364 qixis_dump_switch();
365 return 0;
366 } else {
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800367 printf("Invalid option: %s\n", argv[1]);
368 return 1;
369 }
370
371 return 0;
372}
373
374U_BOOT_CMD(
375 qixis_reset, CONFIG_SYS_MAXARGS, 1, qixis_reset_cmd,
376 "Reset the board using the FPGA sequencer",
377 "- hard reset to default bank\n"
378 "qixis_reset altbank - reset to alternate bank\n"
Scott Woodbfee2e72015-03-20 19:28:29 -0700379 "qixis_reset nand - reset to nand\n"
Gong Qianyu28f5cc42015-12-31 18:29:02 +0800380 "qixis_reset sd - reset to sd\n"
381 "qixis_reset sd_qspi - reset to sd with qspi support\n"
382 "qixis_reset qspi - reset to qspi\n"
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800383 "qixis watchdog <watchdog_period> - set the watchdog period\n"
384 " period: 1s 2s 4s 8s 16s 32s 1min 2min 4min 8min\n"
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800385 "qixis_reset dump - display the QIXIS registers\n"
Meenakshi Aggarwal74bd4992020-01-23 17:55:10 +0530386 "qixis_reset emmc - reset to emmc\n"
Shaveta Leekha31955b72012-12-23 19:25:35 +0000387 "qixis_reset switch - display switch\n"
Shengzhou Liu1d6b35c2011-11-22 16:51:13 +0800388 );
Tom Rinid5a73852018-01-03 08:57:50 -0500389#endif