blob: 438abf10cce8148dd7c42700a15b6639963c98d5 [file] [log] [blame]
Stefan Roese459e0642016-01-20 08:13:29 +01001/*
2 * Copyright (C) 2015-2016 Stefan Roese <sr@denx.de>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef _CONFIG_THEADORABLE_H
8#define _CONFIG_THEADORABLE_H
9
10/*
11 * High Level Configuration Options (easy to change)
12 */
13#define CONFIG_DISPLAY_BOARDINFO_LATE
14
15/*
16 * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
17 * for DDR ECC byte filling in the SPL before loading the main
18 * U-Boot into it.
19 */
20#define CONFIG_SYS_TEXT_BASE 0x00800000
21#define CONFIG_SYS_TCLK 250000000 /* 250MHz */
22
23/*
24 * Commands configuration
25 */
Stefan Roese459e0642016-01-20 08:13:29 +010026
27/*
28 * The debugging version enables USB support via defconfig.
29 * This version should also enable all other non-production
30 * interfaces / features.
31 */
Stefan Roese459e0642016-01-20 08:13:29 +010032
33/* I2C */
34#define CONFIG_SYS_I2C
35#define CONFIG_SYS_I2C_MVTWSI
36#define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
Stefan Roese07b5e042016-04-08 15:58:29 +020037#define CONFIG_I2C_MVTWSI_BASE1 MVEBU_TWSI1_BASE
Stefan Roese459e0642016-01-20 08:13:29 +010038#define CONFIG_SYS_I2C_SLAVE 0x0
39#define CONFIG_SYS_I2C_SPEED 100000
40
41/* USB/EHCI configuration */
42#define CONFIG_EHCI_IS_TDI
43#define CONFIG_USB_MAX_CONTROLLER_COUNT 3
44
Stefan Roese459e0642016-01-20 08:13:29 +010045/* SPI NOR flash default params, used by sf commands */
46#define CONFIG_SF_DEFAULT_SPEED 27777777 /* for fast SPL booting */
47#define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
48
49/* Environment in SPI NOR flash */
Stefan Roese459e0642016-01-20 08:13:29 +010050#define CONFIG_ENV_OFFSET (1 << 20) /* 1MiB in */
51#define CONFIG_ENV_SIZE (64 << 10) /* 64KiB */
52#define CONFIG_ENV_SECT_SIZE (256 << 10) /* 256KiB sectors */
53#define CONFIG_ENV_OVERWRITE
54
55#define CONFIG_PHY_MARVELL /* there is a marvell phy */
56#define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
57
Stefan Roese459e0642016-01-20 08:13:29 +010058#define CONFIG_SYS_ALT_MEMTEST
59#define CONFIG_PREBOOT
Stefan Roese459e0642016-01-20 08:13:29 +010060
Stefan Roese459e0642016-01-20 08:13:29 +010061/* Keep device tree and initrd in lower memory so the kernel can access them */
62#define CONFIG_EXTRA_ENV_SETTINGS \
63 "fdt_high=0x10000000\0" \
64 "initrd_high=0x10000000\0"
65
66/* SATA support */
67#define CONFIG_SYS_SATA_MAX_DEVICE 1
Stefan Roese459e0642016-01-20 08:13:29 +010068#define CONFIG_LBA48
Stefan Roese459e0642016-01-20 08:13:29 +010069
Stefan Roese459e0642016-01-20 08:13:29 +010070/* PCIe support */
71#ifdef CONFIG_CMD_PCI
72#ifndef CONFIG_SPL_BUILD
Stefan Roese459e0642016-01-20 08:13:29 +010073#define CONFIG_PCI_MVEBU
Stefan Roese459e0642016-01-20 08:13:29 +010074#endif
75#endif
76
77/* Enable LCD and reserve 512KB from top of memory*/
78#define CONFIG_SYS_MEM_TOP_HIDE 0x80000
79
Stefan Roesef0547582016-02-12 14:24:07 +010080/* FPGA programming support */
Stefan Roesef0547582016-02-12 14:24:07 +010081#define CONFIG_FPGA_STRATIX_V
82
Stefan Roese459e0642016-01-20 08:13:29 +010083/*
Stefan Roese1a4e9802016-04-07 10:48:14 +020084 * Bootcounter
85 */
86#define CONFIG_BOOTCOUNT_LIMIT
87#define CONFIG_BOOTCOUNT_RAM
88/* Max size of RAM minus BOOTCOUNT_ADDR is the bootcounter address */
89#define BOOTCOUNT_ADDR 0x1000
90
91/*
Stefan Roese459e0642016-01-20 08:13:29 +010092 * mv-common.h should be defined after CMD configs since it used them
93 * to enable certain macros
94 */
95#include "mv-common.h"
96
97/*
98 * Memory layout while starting into the bin_hdr via the
99 * BootROM:
100 *
101 * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
102 * 0x4000.4030 bin_hdr start address
103 * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
104 * 0x4007.fffc BootROM stack top
105 *
106 * The address space between 0x4007.fffc and 0x400f.fff is not locked in
107 * L2 cache thus cannot be used.
108 */
109
110/* SPL */
111/* Defines for SPL */
112#define CONFIG_SPL_FRAMEWORK
113#define CONFIG_SPL_TEXT_BASE 0x40004030
114#define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030)
115
116#define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
117#define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
118
119#ifdef CONFIG_SPL_BUILD
120#define CONFIG_SYS_MALLOC_SIMPLE
121#endif
122
123#define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
124#define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
125
Stefan Roese459e0642016-01-20 08:13:29 +0100126/* SPL related SPI defines */
Stefan Roese459e0642016-01-20 08:13:29 +0100127#define CONFIG_SPL_SPI_LOAD
Stefan Roese459e0642016-01-20 08:13:29 +0100128#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x1a000
129#define CONFIG_SYS_U_BOOT_OFFS CONFIG_SYS_SPI_U_BOOT_OFFS
130
131/* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
132#define CONFIG_DDR_FIXED_SIZE (2 << 20) /* 2GiB */
133
134#endif /* _CONFIG_THEADORABLE_H */