blob: 2efa911a9a9d025de75779acd4504512d1e4059e [file] [log] [blame]
Lokesh Vutla6edde292019-06-13 10:29:43 +05301/* SPDX-License-Identifier: GPL-2.0+ */
2/*
3 * K3: J721E SoC definitions, structures etc.
4 *
5 * (C) Copyright (C) 2018-2019 Texas Instruments Incorporated - http://www.ti.com/
6 */
7#ifndef __ASM_ARCH_J721E_HARDWARE_H
8#define __ASM_ARCH_J721E_HARDWARE_H
9
10#include <config.h>
11
12#define CTRL_MMR0_BASE 0x00100000
13#define CTRLMMR_MAIN_DEVSTAT (CTRL_MMR0_BASE + 0x30)
14
15#define MAIN_DEVSTAT_BOOT_MODE_B_MASK BIT(0)
16#define MAIN_DEVSTAT_BOOT_MODE_B_SHIFT 0
17#define MAIN_DEVSTAT_BKUP_BOOTMODE_MASK GENMASK(3, 1)
18#define MAIN_DEVSTAT_BKUP_BOOTMODE_SHIFT 1
19#define MAIN_DEVSTAT_PRIM_BOOTMODE_MMC_PORT_MASK BIT(6)
20#define MAIN_DEVSTAT_PRIM_BOOTMODE_PORT_SHIFT 6
Andreas Dannenbergee0f5e62020-05-16 21:05:01 +053021#define MAIN_DEVSTAT_BKUP_MMC_PORT_MASK BIT(7)
22#define MAIN_DEVSTAT_BKUP_MMC_PORT_SHIFT 7
Lokesh Vutla6edde292019-06-13 10:29:43 +053023
24#define WKUP_CTRL_MMR0_BASE 0x43000000
25#define MCU_CTRL_MMR0_BASE 0x40f00000
26
27#define CTRLMMR_WKUP_DEVSTAT (WKUP_CTRL_MMR0_BASE + 0x30)
28#define WKUP_DEVSTAT_PRIMARY_BOOTMODE_MASK GENMASK(5, 3)
29#define WKUP_DEVSTAT_PRIMARY_BOOTMODE_SHIFT 3
30#define WKUP_DEVSTAT_MCU_OMLY_MASK BIT(6)
31#define WKUP_DEVSTAT_MCU_ONLY_SHIFT 6
32
33/*
34 * The CTRL_MMR0 memory space is divided into several equally-spaced
35 * partitions, so defining the partition size allows us to determine
36 * register addresses common to those partitions.
37 */
38#define CTRL_MMR0_PARTITION_SIZE 0x4000
39
40/*
41 * CTRL_MMR0, WKUP_CTRL_MMR0, and MCU_CTR_MMR0 lock/kick-mechanism
42 * shared register definitions.
43 */
44#define CTRLMMR_LOCK_KICK0 0x01008
45#define CTRLMMR_LOCK_KICK0_UNLOCK_VAL 0x68ef3490
46#define CTRLMMR_LOCK_KICK0_UNLOCKED_MASK BIT(0)
47#define CTRLMMR_LOCK_KICK0_UNLOCKED_SHIFT 0
48#define CTRLMMR_LOCK_KICK1 0x0100c
49#define CTRLMMR_LOCK_KICK1_UNLOCK_VAL 0xd172bc5a
50
Andreas Dannenbergd036a212020-01-07 13:15:54 +053051/* MCU SCRATCHPAD usage */
52#define TI_SRAM_SCRATCH_BOARD_EEPROM_START CONFIG_SYS_K3_MCU_SCRATCHPAD_BASE
53
Lokesh Vutla6edde292019-06-13 10:29:43 +053054#endif /* __ASM_ARCH_J721E_HARDWARE_H */