blob: 603850b9ffd32ed3dbcf88cbee1246be0ac313e3 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Philipp Tomsichd36af1c2016-10-28 18:21:28 +08002/*
3 * Sun8i platform dram controller register and constant defines
4 *
5 * (C) Copyright 2007-2015 Allwinner Technology Co.
6 * Jerry Wang <wangflord@allwinnertech.com>
7 * (C) Copyright 2016 Theobroma Systems Design und Consulting GmbH
8 * Philipp Tomsich <philipp.tomsich@theobroma-systems.com>
Philipp Tomsichd36af1c2016-10-28 18:21:28 +08009 */
10
11#ifndef _SUNXI_DRAM_SUN9I_H
12#define _SUNXI_DRAM_SUN9I_H
13
14struct sunxi_mctl_com_reg {
15 u32 cr; /* 0x00 */
16 u32 ccr; /* 0x04 controller configuration register */
17 u32 dbgcr; /* 0x08 */
18 u32 dbgcr1; /* 0x0c */
19 u32 rmcr; /* 0x10 */
20 u8 res1[0x1c]; /* 0x14 */
21 u32 mmcr; /* 0x30 */
22 u8 res2[0x3c]; /* 0x34 */
23 u32 mbagcr; /* 0x70 */
24 u32 mbacr; /* 0x74 */
25 u8 res3[0x10]; /* 0x78 */
26 u32 maer; /* 0x88 */
27 u8 res4[0x74]; /* 0x8c */
28 u32 mdfscr; /* 0x100 */
29 u32 mdfsmer; /* 0x104 */
30 u32 mdfsmrmr; /* 0x108 */
31 u32 mdfstr[4]; /* 0x10c */
32 u32 mdfsgcr; /* 0x11c */
33 u8 res5[0x1c]; /* 0x120 */
34 u32 mdfsivr; /* 0x13c */
35 u8 res6[0xc]; /* 0x140 */
36 u32 mdfstcr; /* 0x14c */
37};
38
39
40struct sunxi_mctl_ctl_reg {
41 u32 mstr; /* 0x00 master register */
42 u32 stat; /* 0x04 operating mode status register */
43 u8 res1[0x8]; /* 0x08 */
44 u32 mrctrl[2]; /* 0x10 mode register read/write control reg */
45 u32 mstat; /* 0x18 mode register read/write status reg */
46 u8 res2[0x4]; /* 0x1c */
47 u32 derateen; /* 0x20 temperature derate enable register */
48 u32 derateint; /* 0x24 temperature derate interval register */
49 u8 res3[0x8]; /* 0x28 */
50 u32 pwrctl; /* 0x30 low power control register */
51 u32 pwrtmg; /* 0x34 low power timing register */
52 u8 res4[0x18]; /* 0x38 */
53 u32 rfshctl0; /* 0x50 refresh control register 0 */
54 u32 rfshctl1; /* 0x54 refresh control register 1 */
55 u8 res5[0x8]; /* 0x58 */
56 u32 rfshctl3; /* 0x60 refresh control register 3 */
57 u32 rfshtmg; /* 0x64 refresh timing register */
58 u8 res6[0x68]; /* 0x68 */
59 u32 init[6]; /* 0xd0 SDRAM initialisation register */
60 u8 res7[0xc]; /* 0xe8 */
61 u32 rankctl; /* 0xf4 rank control register */
62 u8 res8[0x8]; /* 0xf8 */
63 u32 dramtmg[9]; /* 0x100 DRAM timing register */
64 u8 res9[0x5c]; /* 0x124 */
65 u32 zqctrl[3]; /* 0x180 ZQ control register */
66 u32 zqstat; /* 0x18c ZQ status register */
67 u32 dfitmg[2]; /* 0x190 DFI timing register */
68 u32 dfilpcfg; /* 0x198 DFI low power configuration register */
69 u8 res10[0x4]; /* 0x19c */
70 u32 dfiupd[4]; /* 0x1a0 DFI update register */
71 u32 dfimisc; /* 0x1b0 DFI miscellaneous control register */
72 u8 res11[0x1c]; /* 0x1b4 */
73 u32 trainctl[3]; /* 0x1d0 */
74 u32 trainstat; /* 0x1dc */
75 u8 res12[0x20]; /* 0x1e0 */
76 u32 addrmap[7]; /* 0x200 address map register */
77 u8 res13[0x24]; /* 0x21c */
78 u32 odtcfg; /* 0x240 ODT configuration register */
79 u32 odtmap; /* 0x244 ODT/rank map register */
80 u8 res14[0x8]; /* 0x248 */
81 u32 sched; /* 0x250 scheduler control register */
82 u8 res15[0x4]; /* 0x254 */
83 u32 perfhpr0; /* 0x258 high priority read CAM register 0 */
84 u32 perfhpr1; /* 0x25c high priority read CAM register 1 */
85 u32 perflpr0; /* 0x260 low priority read CAM register 0 */
86 u32 perflpr1; /* 0x264 low priority read CAM register 1 */
87 u32 perfwr0; /* 0x268 write CAM register 0 */
88 u32 perfwr1; /* 0x26c write CAM register 1 */
89};
90
91
92struct sunxi_mctl_phy_reg {
93 u8 res0[0x04]; /* 0x00 revision id ??? */
94 u32 pir; /* 0x04 PHY initialisation register */
95 u32 pgcr[4]; /* 0x08 PHY general configuration register */
96 u32 pgsr[2]; /* 0x18 PHY general status register */
97 u32 pllcr; /* 0x20 PLL control register */
98 u32 ptr[5]; /* 0x24 PHY timing register */
99 u32 acmdlr; /* 0x38 AC master delay line register */
100 u32 aclcdlr; /* 0x3c AC local calibrated delay line reg */
101 u32 acbdlr[10]; /* 0x40 AC bit delay line register */
102 u32 aciocr[6]; /* 0x68 AC IO configuration register */
103 u32 dxccr; /* 0x80 DATX8 common configuration register */
104 u32 dsgcr; /* 0x84 DRAM system general config register */
105 u32 dcr; /* 0x88 DRAM configuration register */
106 u32 dtpr[4]; /* 0x8c DRAM timing parameters register */
107 u32 mr0; /* 0x9c mode register 0 */
108 u32 mr1; /* 0xa0 mode register 1 */
109 u32 mr2; /* 0xa4 mode register 2 */
110 u32 mr3; /* 0xa8 mode register 3 */
111 u32 odtcr; /* 0xac ODT configuration register */
112 u32 dtcr; /* 0xb0 data training configuration register */
113 u32 dtar[4]; /* 0xb4 data training address register */
114 u32 dtdr[2]; /* 0xc4 data training data register */
115 u32 dtedr[2]; /* 0xcc data training eye data register */
116 u32 rdimmgcr[2]; /* 0xd4 RDIMM general configuration register */
117 u32 rdimmcr[2]; /* 0xdc RDIMM control register */
118 u32 gpr[2]; /* 0xe4 general purpose register */
119 u32 catr[2]; /* 0xec CA training register */
120 u32 dqdsr; /* 0xf4 DQS drift register */
121 u8 res1[0xc8]; /* 0xf8 */
122 u32 bistrr; /* 0x1c0 BIST run register */
123 u32 bistwcr; /* 0x1c4 BIST word count register */
124 u32 bistmskr[3]; /* 0x1c8 BIST mask register */
125 u32 bistlsr; /* 0x1d4 BIST LFSR seed register */
126 u32 bistar[3]; /* 0x1d8 BIST address register */
127 u32 bistupdr; /* 0x1e4 BIST user pattern data register */
128 u32 bistgsr; /* 0x1e8 BIST general status register */
129 u32 bistwer; /* 0x1dc BIST word error register */
130 u32 bistber[4]; /* 0x1f0 BIST bit error register */
131 u32 bistwcsr; /* 0x200 BIST word count status register */
132 u32 bistfwr[3]; /* 0x204 BIST fail word register */
133 u8 res2[0x28]; /* 0x210 */
134 u32 iovcr[2]; /* 0x238 IO VREF control register */
135 struct ddrphy_zq {
136 u32 cr; /* impedance control register */
137 u32 pr; /* impedance control data register */
138 u32 dr; /* impedance control data register */
139 u32 sr; /* impedance control status register */
140 } zq[4]; /* 0x240, 0x250, 0x260, 0x270 */
141 struct ddrphy_dx {
142 u32 gcr[4]; /* DATX8 general configuration register */
143 u32 gsr[3]; /* DATX8 general status register */
144 u32 bdlr[7]; /* DATX8 bit delay line register */
145 u32 lcdlr[3]; /* DATX8 local calibrated delay line reg */
146 u32 mdlr; /* DATX8 master delay line register */
147 u32 gtr; /* DATX8 general timing register */
148 u8 res[0x34];
149 } dx[4]; /* 0x280, 0x300, 0x380, 0x400 */
150};
151
152/*
153 * DRAM common (sunxi_mctl_com_reg) register constants.
154 */
155#define MCTL_CR_RANK_MASK (3 << 0)
156#define MCTL_CR_RANK(x) (((x) - 1) << 0)
157#define MCTL_CR_BANK_MASK (3 << 2)
158#define MCTL_CR_BANK(x) ((x) << 2)
159#define MCTL_CR_ROW_MASK (0xf << 4)
160#define MCTL_CR_ROW(x) (((x) - 1) << 4)
161#define MCTL_CR_PAGE_SIZE_MASK (0xf << 8)
162#define MCTL_CR_PAGE_SIZE(x) ((fls(x) - 4) << 8)
163#define MCTL_CR_BUSW_MASK (3 << 12)
164#define MCTL_CR_BUSW16 (1 << 12)
165#define MCTL_CR_BUSW32 (3 << 12)
166#define MCTL_CR_DRAMTYPE_MASK (7 << 16)
167#define MCTL_CR_DRAMTYPE_DDR2 (2 << 16)
168#define MCTL_CR_DRAMTYPE_DDR3 (3 << 16)
169#define MCTL_CR_DRAMTYPE_LPDDR2 (6 << 16)
170
171#define MCTL_CR_CHANNEL_MASK ((1 << 22) | (1 << 20) | (1 << 19))
172#define MCTL_CR_CHANNEL_SINGLE (1 << 22)
173#define MCTL_CR_CHANNEL_DUAL ((1 << 22) | (1 << 20) | (1 << 19))
174
175#define MCTL_CCR_CH0_CLK_EN (1 << 15)
176#define MCTL_CCR_CH1_CLK_EN (1 << 31)
177
178/*
179 * post_cke_x1024 [bits 16..25]: Cycles to wait after driving CKE high
180 * to start the SDRAM initialization sequence (in 1024s of cycles).
181 */
182#define MCTL_INIT0_POST_CKE_x1024(n) ((n & 0x0fff) << 16)
183/*
184 * pre_cke_x1024 [bits 0..11] Cycles to wait after reset before driving
185 * CKE high to start the SDRAM initialization (in 1024s of cycles)
186 */
187#define MCTL_INIT0_PRE_CKE_x1024(n) ((n & 0x0fff) << 0)
188#define MCTL_INIT1_DRAM_RSTN_x1024(n) ((n & 0xff) << 16)
189#define MCTL_INIT1_FINAL_WAIT_x32(n) ((n & 0x3f) << 8)
190#define MCTL_INIT1_PRE_OCD_x32(n) ((n & 0x0f) << 0)
191#define MCTL_INIT2_IDLE_AFTER_RESET_x32(n) ((n & 0xff) << 8)
192#define MCTL_INIT2_MIN_STABLE_CLOCK_x1(n) ((n & 0x0f) << 0)
193#define MCTL_INIT3_MR(n) ((n & 0xffff) << 16)
194#define MCTL_INIT3_EMR(n) ((n & 0xffff) << 0)
195#define MCTL_INIT4_EMR2(n) ((n & 0xffff) << 16)
196#define MCTL_INIT4_EMR3(n) ((n & 0xffff) << 0)
197#define MCTL_INIT5_DEV_ZQINIT_x32(n) ((n & 0x00ff) << 16)
198#define MCTL_INIT5_MAX_AUTO_INIT_x1024(n) ((n & 0x03ff) << 0);
199
200#define MCTL_DFIMISC_DFI_INIT_COMPLETE_EN (1 << 0)
201#define MCTL_DFIUPD0_DIS_AUTO_CTRLUPD (1 << 31)
202
203#define MCTL_MSTR_DEVICETYPE_DDR3 1
204#define MCTL_MSTR_DEVICETYPE_LPDDR2 4
205#define MCTL_MSTR_DEVICETYPE_LPDDR3 8
206#define MCTL_MSTR_DEVICETYPE(type) \
207 ((type == DRAM_TYPE_DDR3) ? MCTL_MSTR_DEVICETYPE_DDR3 : \
208 ((type == DRAM_TYPE_LPDDR2) ? MCTL_MSTR_DEVICETYPE_LPDDR2 : \
209 MCTL_MSTR_DEVICETYPE_LPDDR3))
210#define MCTL_MSTR_BURSTLENGTH4 (2 << 16)
211#define MCTL_MSTR_BURSTLENGTH8 (4 << 16)
212#define MCTL_MSTR_BURSTLENGTH16 (8 << 16)
213#define MCTL_MSTR_BURSTLENGTH(type) \
214 ((type == DRAM_TYPE_DDR3) ? MCTL_MSTR_BURSTLENGTH8 : \
215 ((type == DRAM_TYPE_LPDDR2) ? MCTL_MSTR_BURSTLENGTH4 : \
216 MCTL_MSTR_BURSTLENGTH8))
217#define MCTL_MSTR_ACTIVERANKS(x) (((x == 2) ? 3 : 1) << 24)
218#define MCTL_MSTR_BUSWIDTH8 (2 << 12)
219#define MCTL_MSTR_BUSWIDTH16 (1 << 12)
220#define MCTL_MSTR_BUSWIDTH32 (0 << 12)
221#define MCTL_MSTR_2TMODE (1 << 10)
222
223#define MCTL_RFSHCTL3_DIS_AUTO_REFRESH (1 << 0)
224
225#define MCTL_ZQCTRL0_TZQCS(x) (x << 0)
226#define MCTL_ZQCTRL0_TZQCL(x) (x << 16)
227#define MCTL_ZQCTRL0_ZQCL_DIS (1 << 30)
228#define MCTL_ZQCTRL0_ZQCS_DIS (1 << 31)
229#define MCTL_ZQCTRL1_TZQRESET(x) (x << 20)
230#define MCTL_ZQCTRL1_TZQSI_x1024(x) (x << 0)
231#define MCTL_ZQCTRL2_TZRESET_TRIGGER (1 << 0)
232
233#define MCTL_PHY_DCR_BYTEMASK (1 << 10)
234#define MCTL_PHY_DCR_2TMODE (1 << 28)
235#define MCTL_PHY_DCR_DDR8BNK (1 << 3)
236#define MCTL_PHY_DRAMMODE_DDR3 3
237#define MCTL_PHY_DRAMMODE_LPDDR2 0
238#define MCTL_PHY_DRAMMODE_LPDDR3 1
239
240#define MCTL_DTCR_DEFAULT 0x00003007
241#define MCTL_DTCR_RANKEN(n) (((n == 2) ? 3 : 1) << 24)
242
243#define MCTL_PGCR1_ZCKSEL_MASK (3 << 23)
244#define MCTL_PGCR1_IODDRM_MASK (3 << 7)
245#define MCTL_PGCR1_IODDRM_DDR3 (1 << 7)
246#define MCTL_PGCR1_IODDRM_DDR3L (2 << 7)
247#define MCTL_PGCR1_INHVT_EN (1 << 26)
248
249#define MCTL_PLLGCR_PLL_BYPASS (1 << 31)
250#define MCTL_PLLGCR_PLL_POWERDOWN (1 << 29)
251
252#define MCTL_PIR_PLL_BYPASS (1 << 17)
253#define MCTL_PIR_MASK (~(1 << 17))
254#define MCTL_PIR_INIT (1 << 0)
255
256#define MCTL_PGSR0_ERRORS (0x1ff << 20)
257
258/* Constants for assembling MR0 */
259#define DDR3_MR0_PPD_FAST_EXIT (1 << 12)
260#define DDR3_MR0_WR(n) \
261 ((n <= 8) ? ((n - 4) << 9) : (((n >> 1) & 0x7) << 9))
262#define DDR3_MR0_CL(n) \
263 ((((n - 4) & 0x7) << 4) | (((n - 4) & 0x8) >> 2))
264#define DDR3_MR0_BL8 (0 << 0)
265
266#define DDR3_MR1_RTT120OHM ((0 << 9) | (1 << 6) | (0 << 2))
267
268#define DDR3_MR2_TWL(n) \
269 (((n - 5) & 0x7) << 3)
270
271#define MCTL_NS2CYCLES_CEIL(ns) ((ns * (CONFIG_DRAM_CLK / 2) + 999) / 1000)
272
273#define DRAM_TYPE_DDR3 3
274#define DRAM_TYPE_LPDDR2 6
275#define DRAM_TYPE_LPDDR3 7
276
277#endif