blob: 8846b64f7d79c971933fed2572acab710a38bd89 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Heiko Schocher3f8dcb52008-11-20 09:57:47 +01002/*
3 * Copyright (C) 2006 Freescale Semiconductor, Inc.
4 * Dave Liu <daveliu@freescale.com>
5 *
6 * Copyright (C) 2007 Logic Product Development, Inc.
7 * Peter Barada <peterb@logicpd.com>
8 *
9 * Copyright (C) 2007 MontaVista Software, Inc.
10 * Anton Vorontsov <avorontsov@ru.mvista.com>
11 *
Heiko Schocher466924f2010-02-18 08:08:25 +010012 * (C) Copyright 2008 - 2010
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010013 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010014 */
15
16#include <common.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060017#include <env.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010018#include <ioports.h>
19#include <mpc83xx.h>
20#include <i2c.h>
21#include <miiphy.h>
22#include <asm/io.h>
23#include <asm/mmu.h>
Heiko Schocher5d87e452009-02-24 11:30:48 +010024#include <asm/processor.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010025#include <pci.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090026#include <linux/libfdt.h>
Thomas Herzmann94fbf522012-05-04 10:55:56 +020027#include <post.h>
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010028
Heiko Schocherd19a6ec2008-11-21 08:29:40 +010029#include "../common/common.h"
30
Simon Glass39f90ba2017-03-31 08:40:25 -060031DECLARE_GLOBAL_DATA_PTR;
32
Valentin Longchampf2893a92015-02-10 17:10:16 +010033static uchar ivm_content[CONFIG_SYS_IVM_EEPROM_MAX_LEN];
34
Holger Brunck02738892013-07-04 15:37:31 +020035const qe_iop_conf_t qe_iop_conf_tab[] = {
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010036 /* port pin dir open_drain assign */
Mario Six84eb4312019-01-21 09:17:28 +010037#if defined(CONFIG_ARCH_MPC8360)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010038 /* MDIO */
39 {0, 1, 3, 0, 2}, /* MDIO */
40 {0, 2, 1, 0, 1}, /* MDC */
41
42 /* UCC4 - UEC */
43 {1, 14, 1, 0, 1}, /* TxD0 */
44 {1, 15, 1, 0, 1}, /* TxD1 */
45 {1, 20, 2, 0, 1}, /* RxD0 */
46 {1, 21, 2, 0, 1}, /* RxD1 */
47 {1, 18, 1, 0, 1}, /* TX_EN */
48 {1, 26, 2, 0, 1}, /* RX_DV */
49 {1, 27, 2, 0, 1}, /* RX_ER */
50 {1, 24, 2, 0, 1}, /* COL */
51 {1, 25, 2, 0, 1}, /* CRS */
52 {2, 15, 2, 0, 1}, /* TX_CLK - CLK16 */
53 {2, 16, 2, 0, 1}, /* RX_CLK - CLK17 */
54
55 /* DUART - UART2 */
56 {5, 0, 1, 0, 2}, /* UART2_SOUT */
57 {5, 2, 1, 0, 1}, /* UART2_RTS */
58 {5, 3, 2, 0, 2}, /* UART2_SIN */
59 {5, 1, 2, 0, 3}, /* UART2_CTS */
Mario Sixb2e701c2019-01-21 09:17:24 +010060#elif !defined(CONFIG_ARCH_MPC8309)
Heiko Schocher466924f2010-02-18 08:08:25 +010061 /* Local Bus */
62 {0, 16, 1, 0, 3}, /* LA00 */
63 {0, 17, 1, 0, 3}, /* LA01 */
64 {0, 18, 1, 0, 3}, /* LA02 */
65 {0, 19, 1, 0, 3}, /* LA03 */
66 {0, 20, 1, 0, 3}, /* LA04 */
67 {0, 21, 1, 0, 3}, /* LA05 */
68 {0, 22, 1, 0, 3}, /* LA06 */
69 {0, 23, 1, 0, 3}, /* LA07 */
70 {0, 24, 1, 0, 3}, /* LA08 */
71 {0, 25, 1, 0, 3}, /* LA09 */
72 {0, 26, 1, 0, 3}, /* LA10 */
73 {0, 27, 1, 0, 3}, /* LA11 */
74 {0, 28, 1, 0, 3}, /* LA12 */
75 {0, 29, 1, 0, 3}, /* LA13 */
76 {0, 30, 1, 0, 3}, /* LA14 */
77 {0, 31, 1, 0, 3}, /* LA15 */
78
79 /* MDIO */
80 {3, 4, 3, 0, 2}, /* MDIO */
81 {3, 5, 1, 0, 2}, /* MDC */
82
83 /* UCC4 - UEC */
84 {1, 18, 1, 0, 1}, /* TxD0 */
85 {1, 19, 1, 0, 1}, /* TxD1 */
86 {1, 22, 2, 0, 1}, /* RxD0 */
87 {1, 23, 2, 0, 1}, /* RxD1 */
88 {1, 26, 2, 0, 1}, /* RxER */
89 {1, 28, 2, 0, 1}, /* Rx_DV */
90 {1, 30, 1, 0, 1}, /* TxEN */
91 {1, 31, 2, 0, 1}, /* CRS */
92 {3, 10, 2, 0, 3}, /* TxCLK->CLK17 */
93#endif
Heiko Schocher3f8dcb52008-11-20 09:57:47 +010094
95 /* END of table */
96 {0, 0, 0, 0, QE_IOP_TAB_END},
97};
98
Heiko Schocher466924f2010-02-18 08:08:25 +010099#if defined(CONFIG_SUVD3)
100const uint upma_table[] = {
101 0x1ffedc00, 0x0ffcdc80, 0x0ffcdc80, 0x0ffcdc04, /* Words 0 to 3 */
102 0x0ffcdc00, 0xffffcc00, 0xffffcc01, 0xfffffc01, /* Words 4 to 7 */
103 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 8 to 11 */
104 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 12 to 15 */
105 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 16 to 19 */
106 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 20 to 23 */
107 0x9cfffc00, 0x00fffc80, 0x00fffc80, 0x00fffc00, /* Words 24 to 27 */
108 0xffffec04, 0xffffec01, 0xfffffc01, 0xfffffc01, /* Words 28 to 31 */
109 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 32 to 35 */
110 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 36 to 39 */
111 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 40 to 43 */
112 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 44 to 47 */
113 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 48 to 51 */
114 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 52 to 55 */
115 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 56 to 59 */
116 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01 /* Words 60 to 63 */
117};
118#endif
119
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000120static int piggy_present(void)
121{
122 struct km_bec_fpga __iomem *base =
123 (struct km_bec_fpga __iomem *)CONFIG_SYS_KMBEC_FPGA_BASE;
124
125 return in_8(&base->bprth) & PIGGY_PRESENT;
126}
127
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000128int ethernet_present(void)
129{
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000130 return piggy_present();
131}
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000132
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100133int board_early_init_r(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100134{
Heiko Schocher3a8dd212011-03-08 10:47:39 +0100135 struct km_bec_fpga *base =
136 (struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
Heiko Schocher466924f2010-02-18 08:08:25 +0100137#if defined(CONFIG_SUVD3)
138 immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
139 fsl_lbc_t *lbc = &immap->im_lbc;
140 u32 *mxmr = &lbc->mamr;
141#endif
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100142
Mario Six84eb4312019-01-21 09:17:28 +0100143#if defined(CONFIG_ARCH_MPC8360)
Heiko Schocher466924f2010-02-18 08:08:25 +0100144 unsigned short svid;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100145 /*
146 * Because of errata in the UCCs, we have to write to the reserved
147 * registers to slow the clocks down.
148 */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100149 svid = SVR_REV(mfspr(SVR));
Heiko Schocher5d87e452009-02-24 11:30:48 +0100150 switch (svid) {
151 case 0x0020:
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100152 /*
153 * MPC8360ECE.pdf QE_ENET10 table 4:
154 * IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2)
155 * IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1)
156 */
Heiko Schocher5d87e452009-02-24 11:30:48 +0100157 setbits_be32((void *)(CONFIG_SYS_IMMR + 0x14a8), 0x0c003000);
158 break;
159 case 0x0021:
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100160 /*
161 * MPC8360ECE.pdf QE_ENET10 table 4:
162 * IMMR + 0x14AC[24:27] = 1010
163 */
Heiko Schocher5d87e452009-02-24 11:30:48 +0100164 clrsetbits_be32((void *)(CONFIG_SYS_IMMR + 0x14ac),
165 0x00000050, 0x000000a0);
166 break;
167 }
Heiko Schocher466924f2010-02-18 08:08:25 +0100168#endif
169
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100170 /* enable the PHY on the PIGGY */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100171 setbits_8(&base->pgy_eth, 0x01);
Heiko Schocher2f6ea292010-01-07 08:55:50 +0100172 /* enable the Unit LED (green) */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100173 setbits_8(&base->oprth, WRL_BOOT);
Stefan Biglerabcd23c2012-05-04 10:55:55 +0200174 /* enable Application Buffer */
175 setbits_8(&base->oprtl, OPRTL_XBUFENA);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100176
Heiko Schocher466924f2010-02-18 08:08:25 +0100177#if defined(CONFIG_SUVD3)
178 /* configure UPMA for APP1 */
179 upmconfig(UPMA, (uint *) upma_table,
180 sizeof(upma_table) / sizeof(uint));
181 out_be32(mxmr, CONFIG_SYS_MAMR);
182#endif
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100183 return 0;
184}
185
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100186int misc_init_r(void)
Heiko Schocher46743182009-02-24 11:30:34 +0100187{
Valentin Longchamp876f7a92015-02-10 17:10:18 +0100188 ivm_read_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN);
Heiko Schocher46743182009-02-24 11:30:34 +0100189 return 0;
190}
191
Heiko Schochercfc58042010-04-26 13:07:28 +0200192int last_stage_init(void)
193{
Mario Six92e20d92019-01-21 09:17:35 +0100194#if defined(CONFIG_TARGET_KMCOGE5NE)
Thomas Herzmann6e1106a2012-05-04 10:55:57 +0200195 struct bfticu_iomap *base =
196 (struct bfticu_iomap *)CONFIG_SYS_BFTIC3_BASE;
197 u8 dip_switch = in_8((u8 *)&(base->mswitch)) & BFTICU_DIPSWITCH_MASK;
198
199 if (dip_switch != 0) {
200 /* start bootloader */
201 puts("DIP: Enabled\n");
Simon Glass6a38e412017-08-03 12:22:09 -0600202 env_set("actual_bank", "0");
Thomas Herzmann6e1106a2012-05-04 10:55:57 +0200203 }
204#endif
Heiko Schochercfc58042010-04-26 13:07:28 +0200205 set_km_env();
206 return 0;
207}
208
Holger Brunck828411f2013-05-06 15:02:40 +0200209static int fixed_sdram(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100210{
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100211 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100212 u32 msize = 0;
213 u32 ddr_size;
214 u32 ddr_size_log2;
215
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100216 out_be32(&im->sysconf.ddrlaw[0].ar, (LAWAR_EN | 0x1e));
Christian Herzig0b81a012012-03-21 13:42:43 +0100217 out_be32(&im->ddr.csbnds[0].csbnds, (CONFIG_SYS_DDR_CS0_BNDS) | 0x7f);
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100218 out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG);
219 out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
220 out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
221 out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
222 out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
223 out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG);
224 out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2);
225 out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
226 out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2);
227 out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
228 out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_CLK_CNTL);
229 udelay(200);
Andreas Hubere3adb782011-11-10 15:52:43 +0100230 setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100231
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100232 msize = CONFIG_SYS_DDR_SIZE << 20;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100233 disable_addr_trans();
Mario Sixc9f92772019-01-21 09:18:15 +0100234 msize = get_ram_size(CONFIG_SYS_SDRAM_BASE, msize);
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100235 enable_addr_trans();
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100236 msize /= (1024 * 1024);
237 if (CONFIG_SYS_DDR_SIZE != msize) {
238 for (ddr_size = msize << 20, ddr_size_log2 = 0;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100239 (ddr_size > 1);
240 ddr_size = ddr_size >> 1, ddr_size_log2++)
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100241 if (ddr_size & 1)
242 return -1;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100243 out_be32(&im->sysconf.ddrlaw[0].ar,
244 (LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE)));
245 out_be32(&im->ddr.csbnds[0].csbnds,
246 (((msize / 16) - 1) & 0xff));
Heiko Schocher7b651bc2009-02-24 11:30:40 +0100247 }
248
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100249 return msize;
250}
251
Simon Glassd35f3382017-04-06 12:47:05 -0600252int dram_init(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100253{
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100254 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100255 u32 msize = 0;
256
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100257 if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
Simon Glass39f90ba2017-03-31 08:40:25 -0600258 return -ENXIO;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100259
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100260 out_be32(&im->sysconf.ddrlaw[0].bar,
Mario Sixc9f92772019-01-21 09:18:15 +0100261 CONFIG_SYS_SDRAM_BASE & LAWBAR_BAR);
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100262 msize = fixed_sdram();
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100263
Peter Tysercb4731f2009-06-30 17:15:50 -0500264#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100265 /*
266 * Initialize DDR ECC byte
267 */
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100268 ddr_enable_ecc(msize * 1024 * 1024);
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100269#endif
270
271 /* return total bus SDRAM size(bytes) -- DDR */
Simon Glass39f90ba2017-03-31 08:40:25 -0600272 gd->ram_size = msize * 1024 * 1024;
273
274 return 0;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100275}
276
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100277int checkboard(void)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100278{
Heiko Schocher466924f2010-02-18 08:08:25 +0100279 puts("Board: Keymile " CONFIG_KM_BOARD_NAME);
280
Karlheinz Jerg2321fe22013-01-21 03:55:16 +0000281 if (piggy_present())
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100282 puts(" with PIGGY.");
283 puts("\n");
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100284 return 0;
285}
286
Valentin Longchamp846a57a2015-11-17 10:53:38 +0100287int ft_board_setup(void *blob, bd_t *bd)
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100288{
Heiko Schocher466924f2010-02-18 08:08:25 +0100289 ft_cpu_setup(blob, bd);
Simon Glass2aec3cc2014-10-23 18:58:47 -0600290
291 return 0;
Heiko Schocher3f8dcb52008-11-20 09:57:47 +0100292}
Heiko Schocher46743182009-02-24 11:30:34 +0100293
294#if defined(CONFIG_HUSH_INIT_VAR)
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100295int hush_init_var(void)
Heiko Schocher46743182009-02-24 11:30:34 +0100296{
Valentin Longchampf2893a92015-02-10 17:10:16 +0100297 ivm_analyze_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN);
Heiko Schocher46743182009-02-24 11:30:34 +0100298 return 0;
299}
300#endif
Thomas Herzmann94fbf522012-05-04 10:55:56 +0200301
302#if defined(CONFIG_POST)
303int post_hotkeys_pressed(void)
304{
305 int testpin = 0;
306 struct km_bec_fpga *base =
307 (struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
308 int testpin_reg = in_8(&base->CONFIG_TESTPIN_REG);
309 testpin = (testpin_reg & CONFIG_TESTPIN_MASK) != 0;
310 debug("post_hotkeys_pressed: %d\n", !testpin);
311 return testpin;
312}
313
314ulong post_word_load(void)
315{
316 void* addr = (ulong *) (CPM_POST_WORD_ADDR);
317 debug("post_word_load 0x%08lX: 0x%08X\n", (ulong)addr, in_le32(addr));
318 return in_le32(addr);
319
320}
321void post_word_store(ulong value)
322{
323 void* addr = (ulong *) (CPM_POST_WORD_ADDR);
324 debug("post_word_store 0x%08lX: 0x%08lX\n", (ulong)addr, value);
325 out_le32(addr, value);
326}
327
328int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
329{
330 *vstart = CONFIG_SYS_MEMTEST_START;
331 *size = CONFIG_SYS_MEMTEST_END - CONFIG_SYS_MEMTEST_START;
332 debug("arch_memory_test_prepare 0x%08X 0x%08X\n", *vstart, *size);
333
334 return 0;
335}
336#endif