blob: 56985c63d74c0324cdf57bbf23ad569074d78016 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +00002/*
3 * (C) Copyright 2010 Freescale Semiconductor, Inc.
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +00004 */
5
6#include <common.h>
7#include <asm/io.h>
8#include <asm/arch/imx-regs.h>
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +00009#include <asm/arch/sys_proto.h>
10#include <asm/arch/crm_regs.h>
Benoît Thébaudeauc58ff342012-10-01 08:36:25 +000011#include <asm/arch/clock.h>
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +000012#include <asm/arch/iomux-mx53.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090013#include <linux/errno.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020014#include <asm/mach-imx/boot_mode.h>
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000015#include <netdev.h>
16#include <i2c.h>
17#include <mmc.h>
Yangbo Lu73340382019-06-21 11:42:28 +080018#include <fsl_esdhc_imx.h>
Łukasz Majewski1c6dba12012-11-13 03:21:55 +000019#include <power/pmic.h>
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000020#include <fsl_pmic.h>
Stefano Babic11f382e2011-08-21 10:58:22 +020021#include <asm/gpio.h>
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000022#include <mc13892.h>
23
24DECLARE_GLOBAL_DATA_PTR;
25
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000026int dram_init(void)
27{
28 /* dram_init must store complete ramsize in gd->ram_size */
Albert ARIBAUDa9606732011-07-03 05:55:33 +000029 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000030 PHYS_SDRAM_1_SIZE);
31 return 0;
32}
33
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +000034#define UART_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
35 PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
36
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000037static void setup_iomux_uart(void)
38{
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +000039 static const iomux_v3_cfg_t uart_pads[] = {
40 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT11__UART1_RXD_MUX, UART_PAD_CTRL),
41 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT10__UART1_TXD_MUX, UART_PAD_CTRL),
42 };
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000043
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +000044 imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000045}
46
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +000047#define I2C_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \
48 PAD_CTL_HYS | PAD_CTL_ODE)
49
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000050static void setup_i2c(unsigned int port_number)
51{
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +000052 static const iomux_v3_cfg_t i2c1_pads[] = {
53 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT8__I2C1_SDA, I2C_PAD_CTRL),
54 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT9__I2C1_SCL, I2C_PAD_CTRL),
55 };
56
57 static const iomux_v3_cfg_t i2c2_pads[] = {
58 NEW_PAD_CTRL(MX53_PAD_KEY_ROW3__I2C2_SDA, I2C_PAD_CTRL),
59 NEW_PAD_CTRL(MX53_PAD_KEY_COL3__I2C2_SCL, I2C_PAD_CTRL),
60 };
61
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000062 switch (port_number) {
63 case 0:
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +000064 imx_iomux_v3_setup_multiple_pads(i2c1_pads,
65 ARRAY_SIZE(i2c1_pads));
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000066 break;
67 case 1:
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +000068 imx_iomux_v3_setup_multiple_pads(i2c2_pads,
69 ARRAY_SIZE(i2c2_pads));
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000070 break;
71 default:
72 printf("Warning: Wrong I2C port number\n");
73 break;
74 }
75}
76
77void power_init(void)
78{
79 unsigned int val;
Stefano Babic86b52f52011-10-08 11:00:22 +020080 struct pmic *p;
Łukasz Majewski1c6dba12012-11-13 03:21:55 +000081 int ret;
82
Fabio Estevamf330cec2013-11-20 21:17:36 -020083 ret = pmic_init(I2C_0);
Łukasz Majewski1c6dba12012-11-13 03:21:55 +000084 if (ret)
85 return;
Stefano Babic86b52f52011-10-08 11:00:22 +020086
Łukasz Majewski1c6dba12012-11-13 03:21:55 +000087 p = pmic_get("FSL_PMIC");
88 if (!p)
89 return;
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000090
91 /* Set VDDA to 1.25V */
Stefano Babic86b52f52011-10-08 11:00:22 +020092 pmic_reg_read(p, REG_SW_2, &val);
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000093 val &= ~SWX_OUT_MASK;
94 val |= SWX_OUT_1_25;
Stefano Babic86b52f52011-10-08 11:00:22 +020095 pmic_reg_write(p, REG_SW_2, val);
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000096
97 /*
98 * Need increase VCC and VDDA to 1.3V
99 * according to MX53 IC TO2 datasheet.
100 */
101 if (is_soc_rev(CHIP_REV_2_0) == 0) {
102 /* Set VCC to 1.3V for TO2 */
Stefano Babic86b52f52011-10-08 11:00:22 +0200103 pmic_reg_read(p, REG_SW_1, &val);
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000104 val &= ~SWX_OUT_MASK;
105 val |= SWX_OUT_1_30;
Stefano Babic86b52f52011-10-08 11:00:22 +0200106 pmic_reg_write(p, REG_SW_1, val);
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000107
108 /* Set VDDA to 1.3V for TO2 */
Stefano Babic86b52f52011-10-08 11:00:22 +0200109 pmic_reg_read(p, REG_SW_2, &val);
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000110 val &= ~SWX_OUT_MASK;
111 val |= SWX_OUT_1_30;
Stefano Babic86b52f52011-10-08 11:00:22 +0200112 pmic_reg_write(p, REG_SW_2, val);
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000113 }
114}
115
116static void setup_iomux_fec(void)
117{
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +0000118 static const iomux_v3_cfg_t fec_pads[] = {
119 NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__FEC_MDIO, PAD_CTL_HYS |
120 PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP | PAD_CTL_ODE),
121 NEW_PAD_CTRL(MX53_PAD_FEC_MDC__FEC_MDC, PAD_CTL_DSE_HIGH),
122 NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__FEC_RDATA_1,
123 PAD_CTL_HYS | PAD_CTL_PKE),
124 NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__FEC_RDATA_0,
125 PAD_CTL_HYS | PAD_CTL_PKE),
126 NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__FEC_TDATA_1, PAD_CTL_DSE_HIGH),
127 NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__FEC_TDATA_0, PAD_CTL_DSE_HIGH),
128 NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__FEC_TX_EN, PAD_CTL_DSE_HIGH),
129 NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
130 PAD_CTL_HYS | PAD_CTL_PKE),
131 NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__FEC_RX_ER,
132 PAD_CTL_HYS | PAD_CTL_PKE),
133 NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
134 PAD_CTL_HYS | PAD_CTL_PKE),
135 };
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000136
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +0000137 imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000138}
139
Yangbo Lu73340382019-06-21 11:42:28 +0800140#ifdef CONFIG_FSL_ESDHC_IMX
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000141struct fsl_esdhc_cfg esdhc_cfg[2] = {
Benoît Thébaudeauc08d11c2012-08-13 07:28:16 +0000142 {MMC_SDHC1_BASE_ADDR},
143 {MMC_SDHC3_BASE_ADDR},
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000144};
145
Thierry Redingd7aebf42012-01-02 01:15:36 +0000146int board_mmc_getcd(struct mmc *mmc)
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000147{
148 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
Thierry Redingd7aebf42012-01-02 01:15:36 +0000149 int ret;
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000150
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +0000151 imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA11__GPIO3_11);
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530152 gpio_direction_input(IMX_GPIO_NR(3, 11));
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +0000153 imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA13__GPIO3_13);
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530154 gpio_direction_input(IMX_GPIO_NR(3, 13));
Fabio Estevamfc108c52011-11-15 05:51:31 +0000155
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000156 if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530157 ret = !gpio_get_value(IMX_GPIO_NR(3, 13));
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000158 else
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530159 ret = !gpio_get_value(IMX_GPIO_NR(3, 11));
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000160
Thierry Redingd7aebf42012-01-02 01:15:36 +0000161 return ret;
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000162}
163
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +0000164#define SD_CMD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
165 PAD_CTL_PUS_100K_UP)
166#define SD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | \
167 PAD_CTL_DSE_HIGH)
168
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000169int board_mmc_init(bd_t *bis)
170{
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +0000171 static const iomux_v3_cfg_t sd1_pads[] = {
172 NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL),
173 NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, SD_PAD_CTRL),
174 NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, SD_PAD_CTRL),
175 NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, SD_PAD_CTRL),
176 NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, SD_PAD_CTRL),
177 NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, SD_PAD_CTRL),
178 MX53_PAD_EIM_DA13__GPIO3_13,
179 };
180
181 static const iomux_v3_cfg_t sd2_pads[] = {
182 NEW_PAD_CTRL(MX53_PAD_PATA_RESET_B__ESDHC3_CMD,
183 SD_CMD_PAD_CTRL),
184 NEW_PAD_CTRL(MX53_PAD_PATA_IORDY__ESDHC3_CLK, SD_PAD_CTRL),
185 NEW_PAD_CTRL(MX53_PAD_PATA_DATA8__ESDHC3_DAT0, SD_PAD_CTRL),
186 NEW_PAD_CTRL(MX53_PAD_PATA_DATA9__ESDHC3_DAT1, SD_PAD_CTRL),
187 NEW_PAD_CTRL(MX53_PAD_PATA_DATA10__ESDHC3_DAT2, SD_PAD_CTRL),
188 NEW_PAD_CTRL(MX53_PAD_PATA_DATA11__ESDHC3_DAT3, SD_PAD_CTRL),
189 NEW_PAD_CTRL(MX53_PAD_PATA_DATA0__ESDHC3_DAT4, SD_PAD_CTRL),
190 NEW_PAD_CTRL(MX53_PAD_PATA_DATA1__ESDHC3_DAT5, SD_PAD_CTRL),
191 NEW_PAD_CTRL(MX53_PAD_PATA_DATA2__ESDHC3_DAT6, SD_PAD_CTRL),
192 NEW_PAD_CTRL(MX53_PAD_PATA_DATA3__ESDHC3_DAT7, SD_PAD_CTRL),
193 MX53_PAD_EIM_DA11__GPIO3_11,
194 };
195
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000196 u32 index;
Fabio Estevam259f5492014-11-20 16:35:19 -0200197 int ret;
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000198
Benoît Thébaudeauc58ff342012-10-01 08:36:25 +0000199 esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
200 esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
201
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000202 for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
203 switch (index) {
204 case 0:
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +0000205 imx_iomux_v3_setup_multiple_pads(sd1_pads,
206 ARRAY_SIZE(sd1_pads));
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000207 break;
208 case 1:
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +0000209 imx_iomux_v3_setup_multiple_pads(sd2_pads,
210 ARRAY_SIZE(sd2_pads));
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000211 break;
212 default:
213 printf("Warning: you configured more ESDHC controller"
214 "(%d) as supported by the board(2)\n",
215 CONFIG_SYS_FSL_ESDHC_NUM);
Fabio Estevam259f5492014-11-20 16:35:19 -0200216 return -EINVAL;
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000217 }
Fabio Estevam259f5492014-11-20 16:35:19 -0200218 ret = fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
219 if (ret)
220 return ret;
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000221 }
222
Fabio Estevam259f5492014-11-20 16:35:19 -0200223 return 0;
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000224}
225#endif
226
227int board_early_init_f(void)
228{
229 setup_iomux_uart();
230 setup_iomux_fec();
231
232 return 0;
233}
234
235int board_init(void)
236{
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000237 /* address of boot parameters */
238 gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
239
240 return 0;
241}
242
Troy Kiskydd793fc2012-08-15 10:31:22 +0000243#ifdef CONFIG_CMD_BMODE
244static const struct boot_mode board_boot_modes[] = {
245 /* 4 bit bus width */
246 {"mmc0", MAKE_CFGVAL(0x40, 0x20, 0x00, 0x12)},
247 {"mmc1", MAKE_CFGVAL(0x40, 0x20, 0x08, 0x12)},
248 {NULL, 0},
249};
250#endif
251
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000252int board_late_init(void)
253{
254 setup_i2c(1);
255 power_init();
256
Troy Kiskydd793fc2012-08-15 10:31:22 +0000257#ifdef CONFIG_CMD_BMODE
258 add_board_boot_modes(board_boot_modes);
259#endif
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000260 return 0;
261}
262
263int checkboard(void)
264{
Jason Liu8b7b69b2011-04-22 02:55:42 +0000265 puts("Board: MX53EVK\n");
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000266
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000267 return 0;
268}